1532ed618SSoby Mathew /* 2d9bd656cSDimitris Papastamos * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7532ed618SSoby Mathew #ifndef __CONTEXT_H__ 8532ed618SSoby Mathew #define __CONTEXT_H__ 9532ed618SSoby Mathew 1076454abfSJeenu Viswambharan #include <utils_def.h> 1176454abfSJeenu Viswambharan 12532ed618SSoby Mathew /******************************************************************************* 13532ed618SSoby Mathew * Constants that allow assembler code to access members of and the 'gp_regs' 14532ed618SSoby Mathew * structure at their correct offsets. 15532ed618SSoby Mathew ******************************************************************************/ 16030567e6SVarun Wadekar #define CTX_GPREGS_OFFSET U(0x0) 17030567e6SVarun Wadekar #define CTX_GPREG_X0 U(0x0) 18030567e6SVarun Wadekar #define CTX_GPREG_X1 U(0x8) 19030567e6SVarun Wadekar #define CTX_GPREG_X2 U(0x10) 20030567e6SVarun Wadekar #define CTX_GPREG_X3 U(0x18) 21030567e6SVarun Wadekar #define CTX_GPREG_X4 U(0x20) 22030567e6SVarun Wadekar #define CTX_GPREG_X5 U(0x28) 23030567e6SVarun Wadekar #define CTX_GPREG_X6 U(0x30) 24030567e6SVarun Wadekar #define CTX_GPREG_X7 U(0x38) 25030567e6SVarun Wadekar #define CTX_GPREG_X8 U(0x40) 26030567e6SVarun Wadekar #define CTX_GPREG_X9 U(0x48) 27030567e6SVarun Wadekar #define CTX_GPREG_X10 U(0x50) 28030567e6SVarun Wadekar #define CTX_GPREG_X11 U(0x58) 29030567e6SVarun Wadekar #define CTX_GPREG_X12 U(0x60) 30030567e6SVarun Wadekar #define CTX_GPREG_X13 U(0x68) 31030567e6SVarun Wadekar #define CTX_GPREG_X14 U(0x70) 32030567e6SVarun Wadekar #define CTX_GPREG_X15 U(0x78) 33030567e6SVarun Wadekar #define CTX_GPREG_X16 U(0x80) 34030567e6SVarun Wadekar #define CTX_GPREG_X17 U(0x88) 35030567e6SVarun Wadekar #define CTX_GPREG_X18 U(0x90) 36030567e6SVarun Wadekar #define CTX_GPREG_X19 U(0x98) 37030567e6SVarun Wadekar #define CTX_GPREG_X20 U(0xa0) 38030567e6SVarun Wadekar #define CTX_GPREG_X21 U(0xa8) 39030567e6SVarun Wadekar #define CTX_GPREG_X22 U(0xb0) 40030567e6SVarun Wadekar #define CTX_GPREG_X23 U(0xb8) 41030567e6SVarun Wadekar #define CTX_GPREG_X24 U(0xc0) 42030567e6SVarun Wadekar #define CTX_GPREG_X25 U(0xc8) 43030567e6SVarun Wadekar #define CTX_GPREG_X26 U(0xd0) 44030567e6SVarun Wadekar #define CTX_GPREG_X27 U(0xd8) 45030567e6SVarun Wadekar #define CTX_GPREG_X28 U(0xe0) 46030567e6SVarun Wadekar #define CTX_GPREG_X29 U(0xe8) 47030567e6SVarun Wadekar #define CTX_GPREG_LR U(0xf0) 48030567e6SVarun Wadekar #define CTX_GPREG_SP_EL0 U(0xf8) 49030567e6SVarun Wadekar #define CTX_GPREGS_END U(0x100) 50532ed618SSoby Mathew 51532ed618SSoby Mathew /******************************************************************************* 52532ed618SSoby Mathew * Constants that allow assembler code to access members of and the 'el3_state' 53532ed618SSoby Mathew * structure at their correct offsets. Note that some of the registers are only 54532ed618SSoby Mathew * 32-bits wide but are stored as 64-bit values for convenience 55532ed618SSoby Mathew ******************************************************************************/ 56d9bd656cSDimitris Papastamos #define CTX_EL3STATE_OFFSET (CTX_GPREGS_OFFSET + CTX_GPREGS_END) 57030567e6SVarun Wadekar #define CTX_SCR_EL3 U(0x0) 5876454abfSJeenu Viswambharan #define CTX_ESR_EL3 U(0x8) 5976454abfSJeenu Viswambharan #define CTX_RUNTIME_SP U(0x10) 6076454abfSJeenu Viswambharan #define CTX_SPSR_EL3 U(0x18) 6176454abfSJeenu Viswambharan #define CTX_ELR_EL3 U(0x20) 6276454abfSJeenu Viswambharan #define CTX_UNUSED U(0x28) 6376454abfSJeenu Viswambharan #define CTX_EL3STATE_END U(0x30) 64532ed618SSoby Mathew 65532ed618SSoby Mathew /******************************************************************************* 66532ed618SSoby Mathew * Constants that allow assembler code to access members of and the 67532ed618SSoby Mathew * 'el1_sys_regs' structure at their correct offsets. Note that some of the 68532ed618SSoby Mathew * registers are only 32-bits wide but are stored as 64-bit values for 69532ed618SSoby Mathew * convenience 70532ed618SSoby Mathew ******************************************************************************/ 71532ed618SSoby Mathew #define CTX_SYSREGS_OFFSET (CTX_EL3STATE_OFFSET + CTX_EL3STATE_END) 72030567e6SVarun Wadekar #define CTX_SPSR_EL1 U(0x0) 73030567e6SVarun Wadekar #define CTX_ELR_EL1 U(0x8) 74030567e6SVarun Wadekar #define CTX_SCTLR_EL1 U(0x10) 75030567e6SVarun Wadekar #define CTX_ACTLR_EL1 U(0x18) 76030567e6SVarun Wadekar #define CTX_CPACR_EL1 U(0x20) 77030567e6SVarun Wadekar #define CTX_CSSELR_EL1 U(0x28) 78030567e6SVarun Wadekar #define CTX_SP_EL1 U(0x30) 79030567e6SVarun Wadekar #define CTX_ESR_EL1 U(0x38) 80030567e6SVarun Wadekar #define CTX_TTBR0_EL1 U(0x40) 81030567e6SVarun Wadekar #define CTX_TTBR1_EL1 U(0x48) 82030567e6SVarun Wadekar #define CTX_MAIR_EL1 U(0x50) 83030567e6SVarun Wadekar #define CTX_AMAIR_EL1 U(0x58) 84030567e6SVarun Wadekar #define CTX_TCR_EL1 U(0x60) 85030567e6SVarun Wadekar #define CTX_TPIDR_EL1 U(0x68) 86030567e6SVarun Wadekar #define CTX_TPIDR_EL0 U(0x70) 87030567e6SVarun Wadekar #define CTX_TPIDRRO_EL0 U(0x78) 88030567e6SVarun Wadekar #define CTX_PAR_EL1 U(0x80) 89030567e6SVarun Wadekar #define CTX_FAR_EL1 U(0x88) 90030567e6SVarun Wadekar #define CTX_AFSR0_EL1 U(0x90) 91030567e6SVarun Wadekar #define CTX_AFSR1_EL1 U(0x98) 92030567e6SVarun Wadekar #define CTX_CONTEXTIDR_EL1 U(0xa0) 93030567e6SVarun Wadekar #define CTX_VBAR_EL1 U(0xa8) 943e61b2b5SDavid Cunado #define CTX_PMCR_EL0 U(0xb0) 95532ed618SSoby Mathew 96532ed618SSoby Mathew /* 97532ed618SSoby Mathew * If the platform is AArch64-only, there is no need to save and restore these 98532ed618SSoby Mathew * AArch32 registers. 99532ed618SSoby Mathew */ 100532ed618SSoby Mathew #if CTX_INCLUDE_AARCH32_REGS 1013e61b2b5SDavid Cunado #define CTX_SPSR_ABT U(0xc0) /* Align to the next 16 byte boundary */ 1023e61b2b5SDavid Cunado #define CTX_SPSR_UND U(0xc8) 1033e61b2b5SDavid Cunado #define CTX_SPSR_IRQ U(0xd0) 1043e61b2b5SDavid Cunado #define CTX_SPSR_FIQ U(0xd8) 1053e61b2b5SDavid Cunado #define CTX_DACR32_EL2 U(0xe0) 1063e61b2b5SDavid Cunado #define CTX_IFSR32_EL2 U(0xe8) 10791089f36SDavid Cunado #define CTX_TIMER_SYSREGS_OFF U(0xf0) /* Align to the next 16 byte boundary */ 108532ed618SSoby Mathew #else 1093e61b2b5SDavid Cunado #define CTX_TIMER_SYSREGS_OFF U(0xc0) /* Align to the next 16 byte boundary */ 110532ed618SSoby Mathew #endif /* __CTX_INCLUDE_AARCH32_REGS__ */ 111532ed618SSoby Mathew 112532ed618SSoby Mathew /* 113532ed618SSoby Mathew * If the timer registers aren't saved and restored, we don't have to reserve 114532ed618SSoby Mathew * space for them in the context 115532ed618SSoby Mathew */ 116532ed618SSoby Mathew #if NS_TIMER_SWITCH 117030567e6SVarun Wadekar #define CTX_CNTP_CTL_EL0 (CTX_TIMER_SYSREGS_OFF + U(0x0)) 118030567e6SVarun Wadekar #define CTX_CNTP_CVAL_EL0 (CTX_TIMER_SYSREGS_OFF + U(0x8)) 119030567e6SVarun Wadekar #define CTX_CNTV_CTL_EL0 (CTX_TIMER_SYSREGS_OFF + U(0x10)) 120030567e6SVarun Wadekar #define CTX_CNTV_CVAL_EL0 (CTX_TIMER_SYSREGS_OFF + U(0x18)) 121030567e6SVarun Wadekar #define CTX_CNTKCTL_EL1 (CTX_TIMER_SYSREGS_OFF + U(0x20)) 122030567e6SVarun Wadekar #define CTX_SYSREGS_END (CTX_TIMER_SYSREGS_OFF + U(0x30)) /* Align to the next 16 byte boundary */ 123532ed618SSoby Mathew #else 124532ed618SSoby Mathew #define CTX_SYSREGS_END CTX_TIMER_SYSREGS_OFF 125532ed618SSoby Mathew #endif /* __NS_TIMER_SWITCH__ */ 126532ed618SSoby Mathew 127532ed618SSoby Mathew /******************************************************************************* 128532ed618SSoby Mathew * Constants that allow assembler code to access members of and the 'fp_regs' 129532ed618SSoby Mathew * structure at their correct offsets. 130532ed618SSoby Mathew ******************************************************************************/ 131532ed618SSoby Mathew #define CTX_FPREGS_OFFSET (CTX_SYSREGS_OFFSET + CTX_SYSREGS_END) 132fe007b2eSDimitris Papastamos #if CTX_INCLUDE_FPREGS 133030567e6SVarun Wadekar #define CTX_FP_Q0 U(0x0) 134030567e6SVarun Wadekar #define CTX_FP_Q1 U(0x10) 135030567e6SVarun Wadekar #define CTX_FP_Q2 U(0x20) 136030567e6SVarun Wadekar #define CTX_FP_Q3 U(0x30) 137030567e6SVarun Wadekar #define CTX_FP_Q4 U(0x40) 138030567e6SVarun Wadekar #define CTX_FP_Q5 U(0x50) 139030567e6SVarun Wadekar #define CTX_FP_Q6 U(0x60) 140030567e6SVarun Wadekar #define CTX_FP_Q7 U(0x70) 141030567e6SVarun Wadekar #define CTX_FP_Q8 U(0x80) 142030567e6SVarun Wadekar #define CTX_FP_Q9 U(0x90) 143030567e6SVarun Wadekar #define CTX_FP_Q10 U(0xa0) 144030567e6SVarun Wadekar #define CTX_FP_Q11 U(0xb0) 145030567e6SVarun Wadekar #define CTX_FP_Q12 U(0xc0) 146030567e6SVarun Wadekar #define CTX_FP_Q13 U(0xd0) 147030567e6SVarun Wadekar #define CTX_FP_Q14 U(0xe0) 148030567e6SVarun Wadekar #define CTX_FP_Q15 U(0xf0) 149030567e6SVarun Wadekar #define CTX_FP_Q16 U(0x100) 150030567e6SVarun Wadekar #define CTX_FP_Q17 U(0x110) 151030567e6SVarun Wadekar #define CTX_FP_Q18 U(0x120) 152030567e6SVarun Wadekar #define CTX_FP_Q19 U(0x130) 153030567e6SVarun Wadekar #define CTX_FP_Q20 U(0x140) 154030567e6SVarun Wadekar #define CTX_FP_Q21 U(0x150) 155030567e6SVarun Wadekar #define CTX_FP_Q22 U(0x160) 156030567e6SVarun Wadekar #define CTX_FP_Q23 U(0x170) 157030567e6SVarun Wadekar #define CTX_FP_Q24 U(0x180) 158030567e6SVarun Wadekar #define CTX_FP_Q25 U(0x190) 159030567e6SVarun Wadekar #define CTX_FP_Q26 U(0x1a0) 160030567e6SVarun Wadekar #define CTX_FP_Q27 U(0x1b0) 161030567e6SVarun Wadekar #define CTX_FP_Q28 U(0x1c0) 162030567e6SVarun Wadekar #define CTX_FP_Q29 U(0x1d0) 163030567e6SVarun Wadekar #define CTX_FP_Q30 U(0x1e0) 164030567e6SVarun Wadekar #define CTX_FP_Q31 U(0x1f0) 165030567e6SVarun Wadekar #define CTX_FP_FPSR U(0x200) 166030567e6SVarun Wadekar #define CTX_FP_FPCR U(0x208) 16791089f36SDavid Cunado #if CTX_INCLUDE_AARCH32_REGS 16891089f36SDavid Cunado #define CTX_FP_FPEXC32_EL2 U(0x210) 16991089f36SDavid Cunado #define CTX_FPREGS_END U(0x220) /* Align to the next 16 byte boundary */ 17091089f36SDavid Cunado #else 17191089f36SDavid Cunado #define CTX_FPREGS_END U(0x210) /* Align to the next 16 byte boundary */ 17291089f36SDavid Cunado #endif 173fe007b2eSDimitris Papastamos #else 174fe007b2eSDimitris Papastamos #define CTX_FPREGS_END U(0) 175532ed618SSoby Mathew #endif 176532ed618SSoby Mathew 177fe007b2eSDimitris Papastamos #define CTX_CVE_2018_3639_OFFSET (CTX_FPREGS_OFFSET + CTX_FPREGS_END) 178fe007b2eSDimitris Papastamos #define CTX_CVE_2018_3639_DISABLE U(0) 179fe007b2eSDimitris Papastamos #define CTX_CVE_2018_3639_END U(0x10) /* Align to the next 16 byte boundary */ 180fe007b2eSDimitris Papastamos 181532ed618SSoby Mathew #ifndef __ASSEMBLY__ 182532ed618SSoby Mathew 183532ed618SSoby Mathew #include <cassert.h> 184532ed618SSoby Mathew #include <platform_def.h> /* for CACHE_WRITEBACK_GRANULE */ 185532ed618SSoby Mathew #include <stdint.h> 186532ed618SSoby Mathew 187532ed618SSoby Mathew /* 188532ed618SSoby Mathew * Common constants to help define the 'cpu_context' structure and its 189532ed618SSoby Mathew * members below. 190532ed618SSoby Mathew */ 191030567e6SVarun Wadekar #define DWORD_SHIFT U(3) 192532ed618SSoby Mathew #define DEFINE_REG_STRUCT(name, num_regs) \ 193532ed618SSoby Mathew typedef struct name { \ 194532ed618SSoby Mathew uint64_t _regs[num_regs]; \ 195532ed618SSoby Mathew } __aligned(16) name##_t 196532ed618SSoby Mathew 197532ed618SSoby Mathew /* Constants to determine the size of individual context structures */ 198532ed618SSoby Mathew #define CTX_GPREG_ALL (CTX_GPREGS_END >> DWORD_SHIFT) 199532ed618SSoby Mathew #define CTX_SYSREG_ALL (CTX_SYSREGS_END >> DWORD_SHIFT) 200532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 201532ed618SSoby Mathew #define CTX_FPREG_ALL (CTX_FPREGS_END >> DWORD_SHIFT) 202532ed618SSoby Mathew #endif 203532ed618SSoby Mathew #define CTX_EL3STATE_ALL (CTX_EL3STATE_END >> DWORD_SHIFT) 204fe007b2eSDimitris Papastamos #define CTX_CVE_2018_3639_ALL (CTX_CVE_2018_3639_END >> DWORD_SHIFT) 205532ed618SSoby Mathew 206532ed618SSoby Mathew /* 207532ed618SSoby Mathew * AArch64 general purpose register context structure. Usually x0-x18, 208532ed618SSoby Mathew * lr are saved as the compiler is expected to preserve the remaining 209532ed618SSoby Mathew * callee saved registers if used by the C runtime and the assembler 210532ed618SSoby Mathew * does not touch the remaining. But in case of world switch during 211532ed618SSoby Mathew * exception handling, we need to save the callee registers too. 212532ed618SSoby Mathew */ 213532ed618SSoby Mathew DEFINE_REG_STRUCT(gp_regs, CTX_GPREG_ALL); 214532ed618SSoby Mathew 215532ed618SSoby Mathew /* 216532ed618SSoby Mathew * AArch64 EL1 system register context structure for preserving the 217532ed618SSoby Mathew * architectural state during switches from one security state to 218532ed618SSoby Mathew * another in EL1. 219532ed618SSoby Mathew */ 220532ed618SSoby Mathew DEFINE_REG_STRUCT(el1_sys_regs, CTX_SYSREG_ALL); 221532ed618SSoby Mathew 222532ed618SSoby Mathew /* 223532ed618SSoby Mathew * AArch64 floating point register context structure for preserving 224532ed618SSoby Mathew * the floating point state during switches from one security state to 225532ed618SSoby Mathew * another. 226532ed618SSoby Mathew */ 227532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 228532ed618SSoby Mathew DEFINE_REG_STRUCT(fp_regs, CTX_FPREG_ALL); 229532ed618SSoby Mathew #endif 230532ed618SSoby Mathew 231532ed618SSoby Mathew /* 232532ed618SSoby Mathew * Miscellaneous registers used by EL3 firmware to maintain its state 233532ed618SSoby Mathew * across exception entries and exits 234532ed618SSoby Mathew */ 235532ed618SSoby Mathew DEFINE_REG_STRUCT(el3_state, CTX_EL3STATE_ALL); 236532ed618SSoby Mathew 237fe007b2eSDimitris Papastamos /* Function pointer used by CVE-2018-3639 dynamic mitigation */ 238fe007b2eSDimitris Papastamos DEFINE_REG_STRUCT(cve_2018_3639, CTX_CVE_2018_3639_ALL); 239fe007b2eSDimitris Papastamos 240532ed618SSoby Mathew /* 241532ed618SSoby Mathew * Macros to access members of any of the above structures using their 242532ed618SSoby Mathew * offsets 243532ed618SSoby Mathew */ 244*ba6e5ca6SJeenu Viswambharan #define read_ctx_reg(ctx, offset) ((ctx)->_regs[(offset) >> DWORD_SHIFT]) 245*ba6e5ca6SJeenu Viswambharan #define write_ctx_reg(ctx, offset, val) (((ctx)->_regs[(offset) >> DWORD_SHIFT]) \ 246*ba6e5ca6SJeenu Viswambharan = (uint64_t) (val)) 247532ed618SSoby Mathew 248532ed618SSoby Mathew /* 249532ed618SSoby Mathew * Top-level context structure which is used by EL3 firmware to 250532ed618SSoby Mathew * preserve the state of a core at EL1 in one of the two security 251532ed618SSoby Mathew * states and save enough EL3 meta data to be able to return to that 252532ed618SSoby Mathew * EL and security state. The context management library will be used 253532ed618SSoby Mathew * to ensure that SP_EL3 always points to an instance of this 254532ed618SSoby Mathew * structure at exception entry and exit. Each instance will 255532ed618SSoby Mathew * correspond to either the secure or the non-secure state. 256532ed618SSoby Mathew */ 257532ed618SSoby Mathew typedef struct cpu_context { 258532ed618SSoby Mathew gp_regs_t gpregs_ctx; 259532ed618SSoby Mathew el3_state_t el3state_ctx; 260532ed618SSoby Mathew el1_sys_regs_t sysregs_ctx; 261532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 262532ed618SSoby Mathew fp_regs_t fpregs_ctx; 263532ed618SSoby Mathew #endif 264fe007b2eSDimitris Papastamos cve_2018_3639_t cve_2018_3639_ctx; 265532ed618SSoby Mathew } cpu_context_t; 266532ed618SSoby Mathew 267532ed618SSoby Mathew /* Macros to access members of the 'cpu_context_t' structure */ 268532ed618SSoby Mathew #define get_el3state_ctx(h) (&((cpu_context_t *) h)->el3state_ctx) 269532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 270532ed618SSoby Mathew #define get_fpregs_ctx(h) (&((cpu_context_t *) h)->fpregs_ctx) 271532ed618SSoby Mathew #endif 272532ed618SSoby Mathew #define get_sysregs_ctx(h) (&((cpu_context_t *) h)->sysregs_ctx) 273532ed618SSoby Mathew #define get_gpregs_ctx(h) (&((cpu_context_t *) h)->gpregs_ctx) 2746f03bc77SDimitris Papastamos #define get_cve_2018_3639_ctx(h) (&((cpu_context_t *) h)->cve_2018_3639_ctx) 275532ed618SSoby Mathew 276532ed618SSoby Mathew /* 277532ed618SSoby Mathew * Compile time assertions related to the 'cpu_context' structure to 278532ed618SSoby Mathew * ensure that the assembler and the compiler view of the offsets of 279532ed618SSoby Mathew * the structure members is the same. 280532ed618SSoby Mathew */ 281532ed618SSoby Mathew CASSERT(CTX_GPREGS_OFFSET == __builtin_offsetof(cpu_context_t, gpregs_ctx), \ 282532ed618SSoby Mathew assert_core_context_gp_offset_mismatch); 283532ed618SSoby Mathew CASSERT(CTX_SYSREGS_OFFSET == __builtin_offsetof(cpu_context_t, sysregs_ctx), \ 284532ed618SSoby Mathew assert_core_context_sys_offset_mismatch); 285532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 286532ed618SSoby Mathew CASSERT(CTX_FPREGS_OFFSET == __builtin_offsetof(cpu_context_t, fpregs_ctx), \ 287532ed618SSoby Mathew assert_core_context_fp_offset_mismatch); 288532ed618SSoby Mathew #endif 289532ed618SSoby Mathew CASSERT(CTX_EL3STATE_OFFSET == __builtin_offsetof(cpu_context_t, el3state_ctx), \ 290532ed618SSoby Mathew assert_core_context_el3state_offset_mismatch); 291fe007b2eSDimitris Papastamos CASSERT(CTX_CVE_2018_3639_OFFSET == __builtin_offsetof(cpu_context_t, cve_2018_3639_ctx), \ 292fe007b2eSDimitris Papastamos assert_core_context_cve_2018_3639_offset_mismatch); 293532ed618SSoby Mathew 294532ed618SSoby Mathew /* 295532ed618SSoby Mathew * Helper macro to set the general purpose registers that correspond to 296532ed618SSoby Mathew * parameters in an aapcs_64 call i.e. x0-x7 297532ed618SSoby Mathew */ 298532ed618SSoby Mathew #define set_aapcs_args0(ctx, x0) do { \ 299532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X0, x0); \ 300532ed618SSoby Mathew } while (0) 301532ed618SSoby Mathew #define set_aapcs_args1(ctx, x0, x1) do { \ 302532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X1, x1); \ 303532ed618SSoby Mathew set_aapcs_args0(ctx, x0); \ 304532ed618SSoby Mathew } while (0) 305532ed618SSoby Mathew #define set_aapcs_args2(ctx, x0, x1, x2) do { \ 306532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X2, x2); \ 307532ed618SSoby Mathew set_aapcs_args1(ctx, x0, x1); \ 308532ed618SSoby Mathew } while (0) 309532ed618SSoby Mathew #define set_aapcs_args3(ctx, x0, x1, x2, x3) do { \ 310532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X3, x3); \ 311532ed618SSoby Mathew set_aapcs_args2(ctx, x0, x1, x2); \ 312532ed618SSoby Mathew } while (0) 313532ed618SSoby Mathew #define set_aapcs_args4(ctx, x0, x1, x2, x3, x4) do { \ 314532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X4, x4); \ 315532ed618SSoby Mathew set_aapcs_args3(ctx, x0, x1, x2, x3); \ 316532ed618SSoby Mathew } while (0) 317532ed618SSoby Mathew #define set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5) do { \ 318532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X5, x5); \ 319532ed618SSoby Mathew set_aapcs_args4(ctx, x0, x1, x2, x3, x4); \ 320532ed618SSoby Mathew } while (0) 321532ed618SSoby Mathew #define set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6) do { \ 322532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X6, x6); \ 323532ed618SSoby Mathew set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5); \ 324532ed618SSoby Mathew } while (0) 325532ed618SSoby Mathew #define set_aapcs_args7(ctx, x0, x1, x2, x3, x4, x5, x6, x7) do { \ 326532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X7, x7); \ 327532ed618SSoby Mathew set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6); \ 328532ed618SSoby Mathew } while (0) 329532ed618SSoby Mathew 330532ed618SSoby Mathew /******************************************************************************* 331532ed618SSoby Mathew * Function prototypes 332532ed618SSoby Mathew ******************************************************************************/ 333532ed618SSoby Mathew void el1_sysregs_context_save(el1_sys_regs_t *regs); 334532ed618SSoby Mathew void el1_sysregs_context_restore(el1_sys_regs_t *regs); 335532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 336532ed618SSoby Mathew void fpregs_context_save(fp_regs_t *regs); 337532ed618SSoby Mathew void fpregs_context_restore(fp_regs_t *regs); 338532ed618SSoby Mathew #endif 339532ed618SSoby Mathew 340532ed618SSoby Mathew 341532ed618SSoby Mathew #undef CTX_SYSREG_ALL 342532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 343532ed618SSoby Mathew #undef CTX_FPREG_ALL 344532ed618SSoby Mathew #endif 345532ed618SSoby Mathew #undef CTX_GPREG_ALL 346532ed618SSoby Mathew #undef CTX_EL3STATE_ALL 347532ed618SSoby Mathew 348532ed618SSoby Mathew #endif /* __ASSEMBLY__ */ 349532ed618SSoby Mathew 350532ed618SSoby Mathew #endif /* __CONTEXT_H__ */ 351