xref: /rk3399_ARM-atf/include/lib/el3_runtime/aarch64/context.h (revision ac4f6aaf859ca4e4175a52f90b9617dc5c9b715b)
1532ed618SSoby Mathew /*
2461c0a5dSElizabeth Ho  * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7a0fee747SAntonio Nino Diaz #ifndef CONTEXT_H
8a0fee747SAntonio Nino Diaz #define CONTEXT_H
9532ed618SSoby Mathew 
10461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1276454abfSJeenu Viswambharan 
13532ed618SSoby Mathew /*******************************************************************************
14532ed618SSoby Mathew  * Constants that allow assembler code to access members of and the 'gp_regs'
15532ed618SSoby Mathew  * structure at their correct offsets.
16532ed618SSoby Mathew  ******************************************************************************/
17030567e6SVarun Wadekar #define CTX_GPREGS_OFFSET	U(0x0)
18030567e6SVarun Wadekar #define CTX_GPREG_X0		U(0x0)
19030567e6SVarun Wadekar #define CTX_GPREG_X1		U(0x8)
20030567e6SVarun Wadekar #define CTX_GPREG_X2		U(0x10)
21030567e6SVarun Wadekar #define CTX_GPREG_X3		U(0x18)
22030567e6SVarun Wadekar #define CTX_GPREG_X4		U(0x20)
23030567e6SVarun Wadekar #define CTX_GPREG_X5		U(0x28)
24030567e6SVarun Wadekar #define CTX_GPREG_X6		U(0x30)
25030567e6SVarun Wadekar #define CTX_GPREG_X7		U(0x38)
26030567e6SVarun Wadekar #define CTX_GPREG_X8		U(0x40)
27030567e6SVarun Wadekar #define CTX_GPREG_X9		U(0x48)
28030567e6SVarun Wadekar #define CTX_GPREG_X10		U(0x50)
29030567e6SVarun Wadekar #define CTX_GPREG_X11		U(0x58)
30030567e6SVarun Wadekar #define CTX_GPREG_X12		U(0x60)
31030567e6SVarun Wadekar #define CTX_GPREG_X13		U(0x68)
32030567e6SVarun Wadekar #define CTX_GPREG_X14		U(0x70)
33030567e6SVarun Wadekar #define CTX_GPREG_X15		U(0x78)
34030567e6SVarun Wadekar #define CTX_GPREG_X16		U(0x80)
35030567e6SVarun Wadekar #define CTX_GPREG_X17		U(0x88)
36030567e6SVarun Wadekar #define CTX_GPREG_X18		U(0x90)
37030567e6SVarun Wadekar #define CTX_GPREG_X19		U(0x98)
38030567e6SVarun Wadekar #define CTX_GPREG_X20		U(0xa0)
39030567e6SVarun Wadekar #define CTX_GPREG_X21		U(0xa8)
40030567e6SVarun Wadekar #define CTX_GPREG_X22		U(0xb0)
41030567e6SVarun Wadekar #define CTX_GPREG_X23		U(0xb8)
42030567e6SVarun Wadekar #define CTX_GPREG_X24		U(0xc0)
43030567e6SVarun Wadekar #define CTX_GPREG_X25		U(0xc8)
44030567e6SVarun Wadekar #define CTX_GPREG_X26		U(0xd0)
45030567e6SVarun Wadekar #define CTX_GPREG_X27		U(0xd8)
46030567e6SVarun Wadekar #define CTX_GPREG_X28		U(0xe0)
47030567e6SVarun Wadekar #define CTX_GPREG_X29		U(0xe8)
48030567e6SVarun Wadekar #define CTX_GPREG_LR		U(0xf0)
49030567e6SVarun Wadekar #define CTX_GPREG_SP_EL0	U(0xf8)
50030567e6SVarun Wadekar #define CTX_GPREGS_END		U(0x100)
51532ed618SSoby Mathew 
52532ed618SSoby Mathew /*******************************************************************************
53532ed618SSoby Mathew  * Constants that allow assembler code to access members of and the 'el3_state'
54532ed618SSoby Mathew  * structure at their correct offsets. Note that some of the registers are only
55532ed618SSoby Mathew  * 32-bits wide but are stored as 64-bit values for convenience
56532ed618SSoby Mathew  ******************************************************************************/
57d9bd656cSDimitris Papastamos #define CTX_EL3STATE_OFFSET	(CTX_GPREGS_OFFSET + CTX_GPREGS_END)
58030567e6SVarun Wadekar #define CTX_SCR_EL3		U(0x0)
5976454abfSJeenu Viswambharan #define CTX_ESR_EL3		U(0x8)
6076454abfSJeenu Viswambharan #define CTX_RUNTIME_SP		U(0x10)
6176454abfSJeenu Viswambharan #define CTX_SPSR_EL3		U(0x18)
6276454abfSJeenu Viswambharan #define CTX_ELR_EL3		U(0x20)
63e290a8fcSAlexei Fedorov #define CTX_PMCR_EL0		U(0x28)
64c2d32a5fSMadhukar Pappireddy #define CTX_IS_IN_EL3		U(0x30)
65d04c04a4SManish Pandey /* Constants required in supporting nested exception in EL3 */
66*ac4f6aafSArvind Ram Prakash #define CTX_SAVED_ELR_EL3	U(0x38)
67d04c04a4SManish Pandey /*
68d04c04a4SManish Pandey  * General purpose flag, to save various EL3 states
69d04c04a4SManish Pandey  * FFH mode : Used to identify if handling nested exception
70d04c04a4SManish Pandey  * KFH mode : Used as counter value
71d04c04a4SManish Pandey  */
72*ac4f6aafSArvind Ram Prakash #define CTX_NESTED_EA_FLAG	U(0x40)
73f87e54f7SManish Pandey #if FFH_SUPPORT
74*ac4f6aafSArvind Ram Prakash  #define CTX_SAVED_ESR_EL3	U(0x48)
75*ac4f6aafSArvind Ram Prakash  #define CTX_SAVED_SPSR_EL3	U(0x50)
76*ac4f6aafSArvind Ram Prakash  #define CTX_SAVED_GPREG_LR	U(0x58)
77*ac4f6aafSArvind Ram Prakash  #define CTX_EL3STATE_END	U(0x60) /* Align to the next 16 byte boundary */
78d04c04a4SManish Pandey #else
79d04c04a4SManish Pandey  #define CTX_EL3STATE_END	U(0x50) /* Align to the next 16 byte boundary */
80*ac4f6aafSArvind Ram Prakash #endif /* FFH_SUPPORT */
81532ed618SSoby Mathew 
82532ed618SSoby Mathew /*******************************************************************************
83532ed618SSoby Mathew  * Constants that allow assembler code to access members of and the
84532ed618SSoby Mathew  * 'el1_sys_regs' structure at their correct offsets. Note that some of the
85532ed618SSoby Mathew  * registers are only 32-bits wide but are stored as 64-bit values for
86532ed618SSoby Mathew  * convenience
87532ed618SSoby Mathew  ******************************************************************************/
882825946eSMax Shvetsov #define CTX_EL1_SYSREGS_OFFSET	(CTX_EL3STATE_OFFSET + CTX_EL3STATE_END)
89030567e6SVarun Wadekar #define CTX_SPSR_EL1		U(0x0)
90030567e6SVarun Wadekar #define CTX_ELR_EL1		U(0x8)
91030567e6SVarun Wadekar #define CTX_SCTLR_EL1		U(0x10)
92cb55615cSManish V Badarkhe #define CTX_TCR_EL1		U(0x18)
93030567e6SVarun Wadekar #define CTX_CPACR_EL1		U(0x20)
94030567e6SVarun Wadekar #define CTX_CSSELR_EL1		U(0x28)
95030567e6SVarun Wadekar #define CTX_SP_EL1		U(0x30)
96030567e6SVarun Wadekar #define CTX_ESR_EL1		U(0x38)
97030567e6SVarun Wadekar #define CTX_TTBR0_EL1		U(0x40)
98030567e6SVarun Wadekar #define CTX_TTBR1_EL1		U(0x48)
99030567e6SVarun Wadekar #define CTX_MAIR_EL1		U(0x50)
100030567e6SVarun Wadekar #define CTX_AMAIR_EL1		U(0x58)
101cb55615cSManish V Badarkhe #define CTX_ACTLR_EL1		U(0x60)
102030567e6SVarun Wadekar #define CTX_TPIDR_EL1		U(0x68)
103030567e6SVarun Wadekar #define CTX_TPIDR_EL0		U(0x70)
104030567e6SVarun Wadekar #define CTX_TPIDRRO_EL0		U(0x78)
105030567e6SVarun Wadekar #define CTX_PAR_EL1		U(0x80)
106030567e6SVarun Wadekar #define CTX_FAR_EL1		U(0x88)
107030567e6SVarun Wadekar #define CTX_AFSR0_EL1		U(0x90)
108030567e6SVarun Wadekar #define CTX_AFSR1_EL1		U(0x98)
109030567e6SVarun Wadekar #define CTX_CONTEXTIDR_EL1	U(0xa0)
110030567e6SVarun Wadekar #define CTX_VBAR_EL1		U(0xa8)
111532ed618SSoby Mathew 
112532ed618SSoby Mathew /*
113532ed618SSoby Mathew  * If the platform is AArch64-only, there is no need to save and restore these
114532ed618SSoby Mathew  * AArch32 registers.
115532ed618SSoby Mathew  */
116532ed618SSoby Mathew #if CTX_INCLUDE_AARCH32_REGS
117e290a8fcSAlexei Fedorov #define CTX_SPSR_ABT		U(0xb0)	/* Align to the next 16 byte boundary */
118e290a8fcSAlexei Fedorov #define CTX_SPSR_UND		U(0xb8)
119e290a8fcSAlexei Fedorov #define CTX_SPSR_IRQ		U(0xc0)
120e290a8fcSAlexei Fedorov #define CTX_SPSR_FIQ		U(0xc8)
121e290a8fcSAlexei Fedorov #define CTX_DACR32_EL2		U(0xd0)
122e290a8fcSAlexei Fedorov #define CTX_IFSR32_EL2		U(0xd8)
123e290a8fcSAlexei Fedorov #define CTX_AARCH32_END		U(0xe0) /* Align to the next 16 byte boundary */
124532ed618SSoby Mathew #else
125e290a8fcSAlexei Fedorov #define CTX_AARCH32_END		U(0xb0)	/* Align to the next 16 byte boundary */
1264d1ccf0eSAntonio Nino Diaz #endif /* CTX_INCLUDE_AARCH32_REGS */
127532ed618SSoby Mathew 
128532ed618SSoby Mathew /*
129532ed618SSoby Mathew  * If the timer registers aren't saved and restored, we don't have to reserve
130532ed618SSoby Mathew  * space for them in the context
131532ed618SSoby Mathew  */
132532ed618SSoby Mathew #if NS_TIMER_SWITCH
1334d1ccf0eSAntonio Nino Diaz #define CTX_CNTP_CTL_EL0	(CTX_AARCH32_END + U(0x0))
1344d1ccf0eSAntonio Nino Diaz #define CTX_CNTP_CVAL_EL0	(CTX_AARCH32_END + U(0x8))
1354d1ccf0eSAntonio Nino Diaz #define CTX_CNTV_CTL_EL0	(CTX_AARCH32_END + U(0x10))
1364d1ccf0eSAntonio Nino Diaz #define CTX_CNTV_CVAL_EL0	(CTX_AARCH32_END + U(0x18))
1374d1ccf0eSAntonio Nino Diaz #define CTX_CNTKCTL_EL1		(CTX_AARCH32_END + U(0x20))
1384d1ccf0eSAntonio Nino Diaz #define CTX_TIMER_SYSREGS_END	(CTX_AARCH32_END + U(0x30)) /* Align to the next 16 byte boundary */
139532ed618SSoby Mathew #else
1404d1ccf0eSAntonio Nino Diaz #define CTX_TIMER_SYSREGS_END	CTX_AARCH32_END
1414d1ccf0eSAntonio Nino Diaz #endif /* NS_TIMER_SWITCH */
1424d1ccf0eSAntonio Nino Diaz 
1439dd94382SJustin Chadwell #if CTX_INCLUDE_MTE_REGS
1449dd94382SJustin Chadwell #define CTX_TFSRE0_EL1		(CTX_TIMER_SYSREGS_END + U(0x0))
1459dd94382SJustin Chadwell #define CTX_TFSR_EL1		(CTX_TIMER_SYSREGS_END + U(0x8))
1469dd94382SJustin Chadwell #define CTX_RGSR_EL1		(CTX_TIMER_SYSREGS_END + U(0x10))
1479dd94382SJustin Chadwell #define CTX_GCR_EL1		(CTX_TIMER_SYSREGS_END + U(0x18))
1489dd94382SJustin Chadwell 
1499dd94382SJustin Chadwell /* Align to the next 16 byte boundary */
1509dd94382SJustin Chadwell #define CTX_MTE_REGS_END	(CTX_TIMER_SYSREGS_END + U(0x20))
1519dd94382SJustin Chadwell #else
1529dd94382SJustin Chadwell #define CTX_MTE_REGS_END	CTX_TIMER_SYSREGS_END
1539dd94382SJustin Chadwell #endif /* CTX_INCLUDE_MTE_REGS */
1549dd94382SJustin Chadwell 
1554d1ccf0eSAntonio Nino Diaz /*
1562825946eSMax Shvetsov  * End of system registers.
1572825946eSMax Shvetsov  */
1582825946eSMax Shvetsov #define CTX_EL1_SYSREGS_END		CTX_MTE_REGS_END
1592825946eSMax Shvetsov 
1602825946eSMax Shvetsov /*
1612825946eSMax Shvetsov  * EL2 register set
16228f39f02SMax Shvetsov  */
16328f39f02SMax Shvetsov 
16428f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS
16528f39f02SMax Shvetsov /* For later discussion
16628f39f02SMax Shvetsov  * ICH_AP0R<n>_EL2
16728f39f02SMax Shvetsov  * ICH_AP1R<n>_EL2
16828f39f02SMax Shvetsov  * AMEVCNTVOFF0<n>_EL2
16928f39f02SMax Shvetsov  * AMEVCNTVOFF1<n>_EL2
17028f39f02SMax Shvetsov  * ICH_LR<n>_EL2
17128f39f02SMax Shvetsov  */
1722825946eSMax Shvetsov #define CTX_EL2_SYSREGS_OFFSET	(CTX_EL1_SYSREGS_OFFSET + CTX_EL1_SYSREGS_END)
17328f39f02SMax Shvetsov 
1742825946eSMax Shvetsov #define CTX_ACTLR_EL2		U(0x0)
1752825946eSMax Shvetsov #define CTX_AFSR0_EL2		U(0x8)
1762825946eSMax Shvetsov #define CTX_AFSR1_EL2		U(0x10)
1772825946eSMax Shvetsov #define CTX_AMAIR_EL2		U(0x18)
1782825946eSMax Shvetsov #define CTX_CNTHCTL_EL2		U(0x20)
179a7cf2743SMax Shvetsov #define CTX_CNTVOFF_EL2		U(0x28)
180a7cf2743SMax Shvetsov #define CTX_CPTR_EL2		U(0x30)
181a7cf2743SMax Shvetsov #define CTX_DBGVCR32_EL2	U(0x38)
182a7cf2743SMax Shvetsov #define CTX_ELR_EL2		U(0x40)
183a7cf2743SMax Shvetsov #define CTX_ESR_EL2		U(0x48)
184a7cf2743SMax Shvetsov #define CTX_FAR_EL2		U(0x50)
185a7cf2743SMax Shvetsov #define CTX_HACR_EL2		U(0x58)
186a7cf2743SMax Shvetsov #define CTX_HCR_EL2		U(0x60)
187a7cf2743SMax Shvetsov #define CTX_HPFAR_EL2		U(0x68)
188a7cf2743SMax Shvetsov #define CTX_HSTR_EL2		U(0x70)
189a7cf2743SMax Shvetsov #define CTX_ICC_SRE_EL2		U(0x78)
190a7cf2743SMax Shvetsov #define CTX_ICH_HCR_EL2		U(0x80)
191a7cf2743SMax Shvetsov #define CTX_ICH_VMCR_EL2	U(0x88)
192a7cf2743SMax Shvetsov #define CTX_MAIR_EL2		U(0x90)
193a7cf2743SMax Shvetsov #define CTX_MDCR_EL2		U(0x98)
194a7cf2743SMax Shvetsov #define CTX_PMSCR_EL2		U(0xa0)
195a7cf2743SMax Shvetsov #define CTX_SCTLR_EL2		U(0xa8)
196a7cf2743SMax Shvetsov #define CTX_SPSR_EL2		U(0xb0)
197a7cf2743SMax Shvetsov #define CTX_SP_EL2		U(0xb8)
198a7cf2743SMax Shvetsov #define CTX_TCR_EL2		U(0xc0)
199a7cf2743SMax Shvetsov #define CTX_TPIDR_EL2		U(0xc8)
200a7cf2743SMax Shvetsov #define CTX_TTBR0_EL2		U(0xd0)
201a7cf2743SMax Shvetsov #define CTX_VBAR_EL2		U(0xd8)
202a7cf2743SMax Shvetsov #define CTX_VMPIDR_EL2		U(0xe0)
203a7cf2743SMax Shvetsov #define CTX_VPIDR_EL2		U(0xe8)
204a7cf2743SMax Shvetsov #define CTX_VTCR_EL2		U(0xf0)
205a7cf2743SMax Shvetsov #define CTX_VTTBR_EL2		U(0xf8)
2062825946eSMax Shvetsov 
2072825946eSMax Shvetsov // Only if MTE registers in use
208a7cf2743SMax Shvetsov #define CTX_TFSR_EL2		U(0x100)
2092825946eSMax Shvetsov 
210a7cf2743SMax Shvetsov #define CTX_MPAM2_EL2		U(0x108)
211a7cf2743SMax Shvetsov #define CTX_MPAMHCR_EL2		U(0x110)
212a7cf2743SMax Shvetsov #define CTX_MPAMVPM0_EL2	U(0x118)
213a7cf2743SMax Shvetsov #define CTX_MPAMVPM1_EL2	U(0x120)
214a7cf2743SMax Shvetsov #define CTX_MPAMVPM2_EL2	U(0x128)
215a7cf2743SMax Shvetsov #define CTX_MPAMVPM3_EL2	U(0x130)
216a7cf2743SMax Shvetsov #define CTX_MPAMVPM4_EL2	U(0x138)
217a7cf2743SMax Shvetsov #define CTX_MPAMVPM5_EL2	U(0x140)
218a7cf2743SMax Shvetsov #define CTX_MPAMVPM6_EL2	U(0x148)
219a7cf2743SMax Shvetsov #define CTX_MPAMVPM7_EL2	U(0x150)
220a7cf2743SMax Shvetsov #define CTX_MPAMVPMV_EL2	U(0x158)
2212825946eSMax Shvetsov 
2222825946eSMax Shvetsov // Starting with Armv8.6
223f74cb0beSJayanth Dodderi Chidanand #define CTX_HDFGRTR_EL2		U(0x160)
224f74cb0beSJayanth Dodderi Chidanand #define CTX_HAFGRTR_EL2		U(0x168)
225a7cf2743SMax Shvetsov #define CTX_HDFGWTR_EL2		U(0x170)
226a7cf2743SMax Shvetsov #define CTX_HFGITR_EL2		U(0x178)
227a7cf2743SMax Shvetsov #define CTX_HFGRTR_EL2		U(0x180)
228a7cf2743SMax Shvetsov #define CTX_HFGWTR_EL2		U(0x188)
229a7cf2743SMax Shvetsov #define CTX_CNTPOFF_EL2		U(0x190)
2302825946eSMax Shvetsov 
2312825946eSMax Shvetsov // Starting with Armv8.4
232a7cf2743SMax Shvetsov #define CTX_CONTEXTIDR_EL2	U(0x198)
2330ce220afSJayanth Dodderi Chidanand #define CTX_TTBR1_EL2		U(0x1a0)
2340ce220afSJayanth Dodderi Chidanand #define CTX_VDISR_EL2		U(0x1a8)
2350ce220afSJayanth Dodderi Chidanand #define CTX_VSESR_EL2		U(0x1b0)
2367f41bcc7SZelalem Aweke #define CTX_VNCR_EL2		U(0x1b8)
2377f41bcc7SZelalem Aweke #define CTX_TRFCR_EL2		U(0x1c0)
2382825946eSMax Shvetsov 
2392825946eSMax Shvetsov // Starting with Armv8.5
2407f41bcc7SZelalem Aweke #define CTX_SCXTNUM_EL2		U(0x1c8)
241cb4ec47bSjohpow01 
242cb4ec47bSjohpow01 // Register for FEAT_HCX
2437f41bcc7SZelalem Aweke #define CTX_HCRX_EL2            U(0x1d0)
244cb4ec47bSjohpow01 
245d3331603SMark Brown // Starting with Armv8.9
246d3331603SMark Brown #define CTX_TCR2_EL2            U(0x1d8)
247062b6c6bSMark Brown #define CTX_POR_EL2             U(0x1e0)
248062b6c6bSMark Brown #define CTX_PIRE0_EL2           U(0x1e8)
249062b6c6bSMark Brown #define CTX_PIR_EL2             U(0x1f0)
250062b6c6bSMark Brown #define CTX_S2PIR_EL2		U(0x1f8)
251688ab57bSMark Brown #define CTX_GCSCR_EL2           U(0x200)
252688ab57bSMark Brown #define CTX_GCSPR_EL2           U(0x208)
253d3331603SMark Brown 
25428f39f02SMax Shvetsov /* Align to the next 16 byte boundary */
255688ab57bSMark Brown #define CTX_EL2_SYSREGS_END	U(0x210)
2567f164a83SOlivier Deprez 
25728f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */
25828f39f02SMax Shvetsov 
259532ed618SSoby Mathew /*******************************************************************************
260532ed618SSoby Mathew  * Constants that allow assembler code to access members of and the 'fp_regs'
261532ed618SSoby Mathew  * structure at their correct offsets.
262532ed618SSoby Mathew  ******************************************************************************/
2632825946eSMax Shvetsov #if CTX_INCLUDE_EL2_REGS
2642825946eSMax Shvetsov # define CTX_FPREGS_OFFSET	(CTX_EL2_SYSREGS_OFFSET + CTX_EL2_SYSREGS_END)
2652825946eSMax Shvetsov #else
2662825946eSMax Shvetsov # define CTX_FPREGS_OFFSET	(CTX_EL1_SYSREGS_OFFSET + CTX_EL1_SYSREGS_END)
2672825946eSMax Shvetsov #endif
268fe007b2eSDimitris Papastamos #if CTX_INCLUDE_FPREGS
269030567e6SVarun Wadekar #define CTX_FP_Q0		U(0x0)
270030567e6SVarun Wadekar #define CTX_FP_Q1		U(0x10)
271030567e6SVarun Wadekar #define CTX_FP_Q2		U(0x20)
272030567e6SVarun Wadekar #define CTX_FP_Q3		U(0x30)
273030567e6SVarun Wadekar #define CTX_FP_Q4		U(0x40)
274030567e6SVarun Wadekar #define CTX_FP_Q5		U(0x50)
275030567e6SVarun Wadekar #define CTX_FP_Q6		U(0x60)
276030567e6SVarun Wadekar #define CTX_FP_Q7		U(0x70)
277030567e6SVarun Wadekar #define CTX_FP_Q8		U(0x80)
278030567e6SVarun Wadekar #define CTX_FP_Q9		U(0x90)
279030567e6SVarun Wadekar #define CTX_FP_Q10		U(0xa0)
280030567e6SVarun Wadekar #define CTX_FP_Q11		U(0xb0)
281030567e6SVarun Wadekar #define CTX_FP_Q12		U(0xc0)
282030567e6SVarun Wadekar #define CTX_FP_Q13		U(0xd0)
283030567e6SVarun Wadekar #define CTX_FP_Q14		U(0xe0)
284030567e6SVarun Wadekar #define CTX_FP_Q15		U(0xf0)
285030567e6SVarun Wadekar #define CTX_FP_Q16		U(0x100)
286030567e6SVarun Wadekar #define CTX_FP_Q17		U(0x110)
287030567e6SVarun Wadekar #define CTX_FP_Q18		U(0x120)
288030567e6SVarun Wadekar #define CTX_FP_Q19		U(0x130)
289030567e6SVarun Wadekar #define CTX_FP_Q20		U(0x140)
290030567e6SVarun Wadekar #define CTX_FP_Q21		U(0x150)
291030567e6SVarun Wadekar #define CTX_FP_Q22		U(0x160)
292030567e6SVarun Wadekar #define CTX_FP_Q23		U(0x170)
293030567e6SVarun Wadekar #define CTX_FP_Q24		U(0x180)
294030567e6SVarun Wadekar #define CTX_FP_Q25		U(0x190)
295030567e6SVarun Wadekar #define CTX_FP_Q26		U(0x1a0)
296030567e6SVarun Wadekar #define CTX_FP_Q27		U(0x1b0)
297030567e6SVarun Wadekar #define CTX_FP_Q28		U(0x1c0)
298030567e6SVarun Wadekar #define CTX_FP_Q29		U(0x1d0)
299030567e6SVarun Wadekar #define CTX_FP_Q30		U(0x1e0)
300030567e6SVarun Wadekar #define CTX_FP_Q31		U(0x1f0)
301030567e6SVarun Wadekar #define CTX_FP_FPSR		U(0x200)
302030567e6SVarun Wadekar #define CTX_FP_FPCR		U(0x208)
30391089f36SDavid Cunado #if CTX_INCLUDE_AARCH32_REGS
30491089f36SDavid Cunado #define CTX_FP_FPEXC32_EL2	U(0x210)
30591089f36SDavid Cunado #define CTX_FPREGS_END		U(0x220) /* Align to the next 16 byte boundary */
30691089f36SDavid Cunado #else
30791089f36SDavid Cunado #define CTX_FPREGS_END		U(0x210) /* Align to the next 16 byte boundary */
30891089f36SDavid Cunado #endif
309fe007b2eSDimitris Papastamos #else
310fe007b2eSDimitris Papastamos #define CTX_FPREGS_END		U(0)
311532ed618SSoby Mathew #endif
312532ed618SSoby Mathew 
3134d1ccf0eSAntonio Nino Diaz /*******************************************************************************
3144d1ccf0eSAntonio Nino Diaz  * Registers related to CVE-2018-3639
3154d1ccf0eSAntonio Nino Diaz  ******************************************************************************/
316fe007b2eSDimitris Papastamos #define CTX_CVE_2018_3639_OFFSET	(CTX_FPREGS_OFFSET + CTX_FPREGS_END)
317fe007b2eSDimitris Papastamos #define CTX_CVE_2018_3639_DISABLE	U(0)
318fe007b2eSDimitris Papastamos #define CTX_CVE_2018_3639_END		U(0x10) /* Align to the next 16 byte boundary */
319fe007b2eSDimitris Papastamos 
3205283962eSAntonio Nino Diaz /*******************************************************************************
3215283962eSAntonio Nino Diaz  * Registers related to ARMv8.3-PAuth.
3225283962eSAntonio Nino Diaz  ******************************************************************************/
3235283962eSAntonio Nino Diaz #define CTX_PAUTH_REGS_OFFSET	(CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_END)
3245283962eSAntonio Nino Diaz #if CTX_INCLUDE_PAUTH_REGS
3255283962eSAntonio Nino Diaz #define CTX_PACIAKEY_LO		U(0x0)
3265283962eSAntonio Nino Diaz #define CTX_PACIAKEY_HI		U(0x8)
3275283962eSAntonio Nino Diaz #define CTX_PACIBKEY_LO		U(0x10)
3285283962eSAntonio Nino Diaz #define CTX_PACIBKEY_HI		U(0x18)
3295283962eSAntonio Nino Diaz #define CTX_PACDAKEY_LO		U(0x20)
3305283962eSAntonio Nino Diaz #define CTX_PACDAKEY_HI		U(0x28)
3315283962eSAntonio Nino Diaz #define CTX_PACDBKEY_LO		U(0x30)
3325283962eSAntonio Nino Diaz #define CTX_PACDBKEY_HI		U(0x38)
3335283962eSAntonio Nino Diaz #define CTX_PACGAKEY_LO		U(0x40)
3345283962eSAntonio Nino Diaz #define CTX_PACGAKEY_HI		U(0x48)
335ed108b56SAlexei Fedorov #define CTX_PAUTH_REGS_END	U(0x50) /* Align to the next 16 byte boundary */
3365283962eSAntonio Nino Diaz #else
3375283962eSAntonio Nino Diaz #define CTX_PAUTH_REGS_END	U(0)
3385283962eSAntonio Nino Diaz #endif /* CTX_INCLUDE_PAUTH_REGS */
3395283962eSAntonio Nino Diaz 
340461c0a5dSElizabeth Ho /*******************************************************************************
341461c0a5dSElizabeth Ho  * Registers initialised in a per-world context.
342461c0a5dSElizabeth Ho  ******************************************************************************/
343461c0a5dSElizabeth Ho #define CTX_CPTR_EL3			U(0x0)
344461c0a5dSElizabeth Ho #define CTX_ZCR_EL3			U(0x8)
345*ac4f6aafSArvind Ram Prakash #define CTX_MPAM3_EL3			U(0x10)
346*ac4f6aafSArvind Ram Prakash #define CTX_PERWORLD_EL3STATE_END	U(0x18)
347461c0a5dSElizabeth Ho 
348d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__
349532ed618SSoby Mathew 
350532ed618SSoby Mathew #include <stdint.h>
351532ed618SSoby Mathew 
35209d40e0eSAntonio Nino Diaz #include <lib/cassert.h>
35309d40e0eSAntonio Nino Diaz 
354532ed618SSoby Mathew /*
355532ed618SSoby Mathew  * Common constants to help define the 'cpu_context' structure and its
356532ed618SSoby Mathew  * members below.
357532ed618SSoby Mathew  */
358030567e6SVarun Wadekar #define DWORD_SHIFT		U(3)
359532ed618SSoby Mathew #define DEFINE_REG_STRUCT(name, num_regs)	\
360532ed618SSoby Mathew 	typedef struct name {			\
3612fe75a2dSZelalem 		uint64_t ctx_regs[num_regs];	\
362532ed618SSoby Mathew 	}  __aligned(16) name##_t
363532ed618SSoby Mathew 
364532ed618SSoby Mathew /* Constants to determine the size of individual context structures */
365532ed618SSoby Mathew #define CTX_GPREG_ALL		(CTX_GPREGS_END >> DWORD_SHIFT)
3662825946eSMax Shvetsov #define CTX_EL1_SYSREGS_ALL	(CTX_EL1_SYSREGS_END >> DWORD_SHIFT)
3672825946eSMax Shvetsov #if CTX_INCLUDE_EL2_REGS
3682825946eSMax Shvetsov # define CTX_EL2_SYSREGS_ALL	(CTX_EL2_SYSREGS_END >> DWORD_SHIFT)
3692825946eSMax Shvetsov #endif
370532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
371532ed618SSoby Mathew # define CTX_FPREG_ALL		(CTX_FPREGS_END >> DWORD_SHIFT)
372532ed618SSoby Mathew #endif
373532ed618SSoby Mathew #define CTX_EL3STATE_ALL	(CTX_EL3STATE_END >> DWORD_SHIFT)
374fe007b2eSDimitris Papastamos #define CTX_CVE_2018_3639_ALL	(CTX_CVE_2018_3639_END >> DWORD_SHIFT)
3755283962eSAntonio Nino Diaz #if CTX_INCLUDE_PAUTH_REGS
3765283962eSAntonio Nino Diaz # define CTX_PAUTH_REGS_ALL	(CTX_PAUTH_REGS_END >> DWORD_SHIFT)
3775283962eSAntonio Nino Diaz #endif
378532ed618SSoby Mathew 
379532ed618SSoby Mathew /*
380532ed618SSoby Mathew  * AArch64 general purpose register context structure. Usually x0-x18,
381532ed618SSoby Mathew  * lr are saved as the compiler is expected to preserve the remaining
382532ed618SSoby Mathew  * callee saved registers if used by the C runtime and the assembler
383532ed618SSoby Mathew  * does not touch the remaining. But in case of world switch during
384532ed618SSoby Mathew  * exception handling, we need to save the callee registers too.
385532ed618SSoby Mathew  */
386532ed618SSoby Mathew DEFINE_REG_STRUCT(gp_regs, CTX_GPREG_ALL);
387532ed618SSoby Mathew 
388532ed618SSoby Mathew /*
3892825946eSMax Shvetsov  * AArch64 EL1 system register context structure for preserving the
39028f39f02SMax Shvetsov  * architectural state during world switches.
391532ed618SSoby Mathew  */
3922825946eSMax Shvetsov DEFINE_REG_STRUCT(el1_sysregs, CTX_EL1_SYSREGS_ALL);
3932825946eSMax Shvetsov 
3942825946eSMax Shvetsov 
3952825946eSMax Shvetsov /*
3962825946eSMax Shvetsov  * AArch64 EL2 system register context structure for preserving the
3972825946eSMax Shvetsov  * architectural state during world switches.
3982825946eSMax Shvetsov  */
3992825946eSMax Shvetsov #if CTX_INCLUDE_EL2_REGS
4002825946eSMax Shvetsov DEFINE_REG_STRUCT(el2_sysregs, CTX_EL2_SYSREGS_ALL);
4012825946eSMax Shvetsov #endif
402532ed618SSoby Mathew 
403532ed618SSoby Mathew /*
404532ed618SSoby Mathew  * AArch64 floating point register context structure for preserving
405532ed618SSoby Mathew  * the floating point state during switches from one security state to
406532ed618SSoby Mathew  * another.
407532ed618SSoby Mathew  */
408532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
409532ed618SSoby Mathew DEFINE_REG_STRUCT(fp_regs, CTX_FPREG_ALL);
410532ed618SSoby Mathew #endif
411532ed618SSoby Mathew 
412532ed618SSoby Mathew /*
413532ed618SSoby Mathew  * Miscellaneous registers used by EL3 firmware to maintain its state
414532ed618SSoby Mathew  * across exception entries and exits
415532ed618SSoby Mathew  */
416532ed618SSoby Mathew DEFINE_REG_STRUCT(el3_state, CTX_EL3STATE_ALL);
417532ed618SSoby Mathew 
418fe007b2eSDimitris Papastamos /* Function pointer used by CVE-2018-3639 dynamic mitigation */
419fe007b2eSDimitris Papastamos DEFINE_REG_STRUCT(cve_2018_3639, CTX_CVE_2018_3639_ALL);
420fe007b2eSDimitris Papastamos 
4215283962eSAntonio Nino Diaz /* Registers associated to ARMv8.3-PAuth */
4225283962eSAntonio Nino Diaz #if CTX_INCLUDE_PAUTH_REGS
4235283962eSAntonio Nino Diaz DEFINE_REG_STRUCT(pauth, CTX_PAUTH_REGS_ALL);
4245283962eSAntonio Nino Diaz #endif
4255283962eSAntonio Nino Diaz 
426532ed618SSoby Mathew /*
427532ed618SSoby Mathew  * Macros to access members of any of the above structures using their
428532ed618SSoby Mathew  * offsets
429532ed618SSoby Mathew  */
4302fe75a2dSZelalem #define read_ctx_reg(ctx, offset)	((ctx)->ctx_regs[(offset) >> DWORD_SHIFT])
4312fe75a2dSZelalem #define write_ctx_reg(ctx, offset, val)	(((ctx)->ctx_regs[(offset) >> DWORD_SHIFT]) \
432ba6e5ca6SJeenu Viswambharan 					 = (uint64_t) (val))
433532ed618SSoby Mathew 
434532ed618SSoby Mathew /*
435c5ea4f8aSZelalem Aweke  * Top-level context structure which is used by EL3 firmware to preserve
436c5ea4f8aSZelalem Aweke  * the state of a core at the next lower EL in a given security state and
437c5ea4f8aSZelalem Aweke  * save enough EL3 meta data to be able to return to that EL and security
438c5ea4f8aSZelalem Aweke  * state. The context management library will be used to ensure that
439c5ea4f8aSZelalem Aweke  * SP_EL3 always points to an instance of this structure at exception
440c5ea4f8aSZelalem Aweke  * entry and exit.
441532ed618SSoby Mathew  */
442532ed618SSoby Mathew typedef struct cpu_context {
443532ed618SSoby Mathew 	gp_regs_t gpregs_ctx;
444532ed618SSoby Mathew 	el3_state_t el3state_ctx;
4452825946eSMax Shvetsov 	el1_sysregs_t el1_sysregs_ctx;
4462825946eSMax Shvetsov #if CTX_INCLUDE_EL2_REGS
4472825946eSMax Shvetsov 	el2_sysregs_t el2_sysregs_ctx;
4482825946eSMax Shvetsov #endif
449532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
450532ed618SSoby Mathew 	fp_regs_t fpregs_ctx;
451532ed618SSoby Mathew #endif
452fe007b2eSDimitris Papastamos 	cve_2018_3639_t cve_2018_3639_ctx;
4535283962eSAntonio Nino Diaz #if CTX_INCLUDE_PAUTH_REGS
4545283962eSAntonio Nino Diaz 	pauth_t pauth_ctx;
4555283962eSAntonio Nino Diaz #endif
456532ed618SSoby Mathew } cpu_context_t;
457532ed618SSoby Mathew 
458461c0a5dSElizabeth Ho /*
459461c0a5dSElizabeth Ho  * Per-World Context.
460461c0a5dSElizabeth Ho  * It stores registers whose values can be shared across CPUs.
461461c0a5dSElizabeth Ho  */
462461c0a5dSElizabeth Ho typedef struct per_world_context {
463461c0a5dSElizabeth Ho 	uint64_t ctx_cptr_el3;
464461c0a5dSElizabeth Ho 	uint64_t ctx_zcr_el3;
465*ac4f6aafSArvind Ram Prakash 	uint64_t ctx_mpam3_el3;
466461c0a5dSElizabeth Ho } per_world_context_t;
467461c0a5dSElizabeth Ho 
468461c0a5dSElizabeth Ho extern per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
469461c0a5dSElizabeth Ho 
470532ed618SSoby Mathew /* Macros to access members of the 'cpu_context_t' structure */
471532ed618SSoby Mathew #define get_el3state_ctx(h)	(&((cpu_context_t *) h)->el3state_ctx)
472532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
473532ed618SSoby Mathew # define get_fpregs_ctx(h)	(&((cpu_context_t *) h)->fpregs_ctx)
474532ed618SSoby Mathew #endif
4752825946eSMax Shvetsov #define get_el1_sysregs_ctx(h)	(&((cpu_context_t *) h)->el1_sysregs_ctx)
4762825946eSMax Shvetsov #if CTX_INCLUDE_EL2_REGS
4772825946eSMax Shvetsov # define get_el2_sysregs_ctx(h)	(&((cpu_context_t *) h)->el2_sysregs_ctx)
4782825946eSMax Shvetsov #endif
479532ed618SSoby Mathew #define get_gpregs_ctx(h)	(&((cpu_context_t *) h)->gpregs_ctx)
4806f03bc77SDimitris Papastamos #define get_cve_2018_3639_ctx(h)	(&((cpu_context_t *) h)->cve_2018_3639_ctx)
4815283962eSAntonio Nino Diaz #if CTX_INCLUDE_PAUTH_REGS
4825283962eSAntonio Nino Diaz # define get_pauth_ctx(h)	(&((cpu_context_t *) h)->pauth_ctx)
4835283962eSAntonio Nino Diaz #endif
484532ed618SSoby Mathew 
485532ed618SSoby Mathew /*
486532ed618SSoby Mathew  * Compile time assertions related to the 'cpu_context' structure to
487532ed618SSoby Mathew  * ensure that the assembler and the compiler view of the offsets of
488532ed618SSoby Mathew  * the structure members is the same.
489532ed618SSoby Mathew  */
4909a90d720SElyes Haouas CASSERT(CTX_GPREGS_OFFSET == __builtin_offsetof(cpu_context_t, gpregs_ctx),
491532ed618SSoby Mathew 	assert_core_context_gp_offset_mismatch);
4929a90d720SElyes Haouas CASSERT(CTX_EL1_SYSREGS_OFFSET == __builtin_offsetof(cpu_context_t, el1_sysregs_ctx),
4932825946eSMax Shvetsov 	assert_core_context_el1_sys_offset_mismatch);
4942825946eSMax Shvetsov #if CTX_INCLUDE_EL2_REGS
4959a90d720SElyes Haouas CASSERT(CTX_EL2_SYSREGS_OFFSET == __builtin_offsetof(cpu_context_t, el2_sysregs_ctx),
4962825946eSMax Shvetsov 	assert_core_context_el2_sys_offset_mismatch);
4972825946eSMax Shvetsov #endif
498532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
4999a90d720SElyes Haouas CASSERT(CTX_FPREGS_OFFSET == __builtin_offsetof(cpu_context_t, fpregs_ctx),
500532ed618SSoby Mathew 	assert_core_context_fp_offset_mismatch);
501532ed618SSoby Mathew #endif
5029a90d720SElyes Haouas CASSERT(CTX_EL3STATE_OFFSET == __builtin_offsetof(cpu_context_t, el3state_ctx),
503532ed618SSoby Mathew 	assert_core_context_el3state_offset_mismatch);
5049a90d720SElyes Haouas CASSERT(CTX_CVE_2018_3639_OFFSET == __builtin_offsetof(cpu_context_t, cve_2018_3639_ctx),
505fe007b2eSDimitris Papastamos 	assert_core_context_cve_2018_3639_offset_mismatch);
5065283962eSAntonio Nino Diaz #if CTX_INCLUDE_PAUTH_REGS
5079a90d720SElyes Haouas CASSERT(CTX_PAUTH_REGS_OFFSET == __builtin_offsetof(cpu_context_t, pauth_ctx),
5085283962eSAntonio Nino Diaz 	assert_core_context_pauth_offset_mismatch);
5095283962eSAntonio Nino Diaz #endif
510532ed618SSoby Mathew 
511532ed618SSoby Mathew /*
512532ed618SSoby Mathew  * Helper macro to set the general purpose registers that correspond to
513532ed618SSoby Mathew  * parameters in an aapcs_64 call i.e. x0-x7
514532ed618SSoby Mathew  */
515532ed618SSoby Mathew #define set_aapcs_args0(ctx, x0)				do {	\
516532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X0, x0);	\
517532ed618SSoby Mathew 	} while (0)
518532ed618SSoby Mathew #define set_aapcs_args1(ctx, x0, x1)				do {	\
519532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X1, x1);	\
520532ed618SSoby Mathew 		set_aapcs_args0(ctx, x0);				\
521532ed618SSoby Mathew 	} while (0)
522532ed618SSoby Mathew #define set_aapcs_args2(ctx, x0, x1, x2)			do {	\
523532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X2, x2);	\
524532ed618SSoby Mathew 		set_aapcs_args1(ctx, x0, x1);				\
525532ed618SSoby Mathew 	} while (0)
526532ed618SSoby Mathew #define set_aapcs_args3(ctx, x0, x1, x2, x3)			do {	\
527532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X3, x3);	\
528532ed618SSoby Mathew 		set_aapcs_args2(ctx, x0, x1, x2);			\
529532ed618SSoby Mathew 	} while (0)
530532ed618SSoby Mathew #define set_aapcs_args4(ctx, x0, x1, x2, x3, x4)		do {	\
531532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X4, x4);	\
532532ed618SSoby Mathew 		set_aapcs_args3(ctx, x0, x1, x2, x3);			\
533532ed618SSoby Mathew 	} while (0)
534532ed618SSoby Mathew #define set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5)		do {	\
535532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X5, x5);	\
536532ed618SSoby Mathew 		set_aapcs_args4(ctx, x0, x1, x2, x3, x4);		\
537532ed618SSoby Mathew 	} while (0)
538532ed618SSoby Mathew #define set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6)	do {	\
539532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X6, x6);	\
540532ed618SSoby Mathew 		set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5);		\
541532ed618SSoby Mathew 	} while (0)
542532ed618SSoby Mathew #define set_aapcs_args7(ctx, x0, x1, x2, x3, x4, x5, x6, x7)	do {	\
543532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X7, x7);	\
544532ed618SSoby Mathew 		set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6);	\
545532ed618SSoby Mathew 	} while (0)
546532ed618SSoby Mathew 
547532ed618SSoby Mathew /*******************************************************************************
548532ed618SSoby Mathew  * Function prototypes
549532ed618SSoby Mathew  ******************************************************************************/
5502825946eSMax Shvetsov void el1_sysregs_context_save(el1_sysregs_t *regs);
5512825946eSMax Shvetsov void el1_sysregs_context_restore(el1_sysregs_t *regs);
55228f39f02SMax Shvetsov 
553532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
554532ed618SSoby Mathew void fpregs_context_save(fp_regs_t *regs);
555532ed618SSoby Mathew void fpregs_context_restore(fp_regs_t *regs);
556532ed618SSoby Mathew #endif
557532ed618SSoby Mathew 
558d5dfdeb6SJulius Werner #endif /* __ASSEMBLER__ */
559532ed618SSoby Mathew 
560a0fee747SAntonio Nino Diaz #endif /* CONTEXT_H */
561