xref: /rk3399_ARM-atf/include/lib/el3_runtime/aarch64/context.h (revision 91089f360aaa38408d96a02136456dbde4f34eaf)
1532ed618SSoby Mathew /*
2030567e6SVarun Wadekar  * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7532ed618SSoby Mathew #ifndef __CONTEXT_H__
8532ed618SSoby Mathew #define __CONTEXT_H__
9532ed618SSoby Mathew 
10532ed618SSoby Mathew /*******************************************************************************
11532ed618SSoby Mathew  * Constants that allow assembler code to access members of and the 'gp_regs'
12532ed618SSoby Mathew  * structure at their correct offsets.
13532ed618SSoby Mathew  ******************************************************************************/
14030567e6SVarun Wadekar #define CTX_GPREGS_OFFSET	U(0x0)
15030567e6SVarun Wadekar #define CTX_GPREG_X0		U(0x0)
16030567e6SVarun Wadekar #define CTX_GPREG_X1		U(0x8)
17030567e6SVarun Wadekar #define CTX_GPREG_X2		U(0x10)
18030567e6SVarun Wadekar #define CTX_GPREG_X3		U(0x18)
19030567e6SVarun Wadekar #define CTX_GPREG_X4		U(0x20)
20030567e6SVarun Wadekar #define CTX_GPREG_X5		U(0x28)
21030567e6SVarun Wadekar #define CTX_GPREG_X6		U(0x30)
22030567e6SVarun Wadekar #define CTX_GPREG_X7		U(0x38)
23030567e6SVarun Wadekar #define CTX_GPREG_X8		U(0x40)
24030567e6SVarun Wadekar #define CTX_GPREG_X9		U(0x48)
25030567e6SVarun Wadekar #define CTX_GPREG_X10		U(0x50)
26030567e6SVarun Wadekar #define CTX_GPREG_X11		U(0x58)
27030567e6SVarun Wadekar #define CTX_GPREG_X12		U(0x60)
28030567e6SVarun Wadekar #define CTX_GPREG_X13		U(0x68)
29030567e6SVarun Wadekar #define CTX_GPREG_X14		U(0x70)
30030567e6SVarun Wadekar #define CTX_GPREG_X15		U(0x78)
31030567e6SVarun Wadekar #define CTX_GPREG_X16		U(0x80)
32030567e6SVarun Wadekar #define CTX_GPREG_X17		U(0x88)
33030567e6SVarun Wadekar #define CTX_GPREG_X18		U(0x90)
34030567e6SVarun Wadekar #define CTX_GPREG_X19		U(0x98)
35030567e6SVarun Wadekar #define CTX_GPREG_X20		U(0xa0)
36030567e6SVarun Wadekar #define CTX_GPREG_X21		U(0xa8)
37030567e6SVarun Wadekar #define CTX_GPREG_X22		U(0xb0)
38030567e6SVarun Wadekar #define CTX_GPREG_X23		U(0xb8)
39030567e6SVarun Wadekar #define CTX_GPREG_X24		U(0xc0)
40030567e6SVarun Wadekar #define CTX_GPREG_X25		U(0xc8)
41030567e6SVarun Wadekar #define CTX_GPREG_X26		U(0xd0)
42030567e6SVarun Wadekar #define CTX_GPREG_X27		U(0xd8)
43030567e6SVarun Wadekar #define CTX_GPREG_X28		U(0xe0)
44030567e6SVarun Wadekar #define CTX_GPREG_X29		U(0xe8)
45030567e6SVarun Wadekar #define CTX_GPREG_LR		U(0xf0)
46030567e6SVarun Wadekar #define CTX_GPREG_SP_EL0	U(0xf8)
47030567e6SVarun Wadekar #define CTX_GPREGS_END		U(0x100)
48532ed618SSoby Mathew 
49532ed618SSoby Mathew /*******************************************************************************
50532ed618SSoby Mathew  * Constants that allow assembler code to access members of and the 'el3_state'
51532ed618SSoby Mathew  * structure at their correct offsets. Note that some of the registers are only
52532ed618SSoby Mathew  * 32-bits wide but are stored as 64-bit values for convenience
53532ed618SSoby Mathew  ******************************************************************************/
54532ed618SSoby Mathew #define CTX_EL3STATE_OFFSET	(CTX_GPREGS_OFFSET + CTX_GPREGS_END)
55030567e6SVarun Wadekar #define CTX_SCR_EL3		U(0x0)
56030567e6SVarun Wadekar #define CTX_RUNTIME_SP		U(0x8)
57030567e6SVarun Wadekar #define CTX_SPSR_EL3		U(0x10)
58030567e6SVarun Wadekar #define CTX_ELR_EL3		U(0x18)
59030567e6SVarun Wadekar #define CTX_EL3STATE_END	U(0x20)
60532ed618SSoby Mathew 
61532ed618SSoby Mathew /*******************************************************************************
62532ed618SSoby Mathew  * Constants that allow assembler code to access members of and the
63532ed618SSoby Mathew  * 'el1_sys_regs' structure at their correct offsets. Note that some of the
64532ed618SSoby Mathew  * registers are only 32-bits wide but are stored as 64-bit values for
65532ed618SSoby Mathew  * convenience
66532ed618SSoby Mathew  ******************************************************************************/
67532ed618SSoby Mathew #define CTX_SYSREGS_OFFSET	(CTX_EL3STATE_OFFSET + CTX_EL3STATE_END)
68030567e6SVarun Wadekar #define CTX_SPSR_EL1		U(0x0)
69030567e6SVarun Wadekar #define CTX_ELR_EL1		U(0x8)
70030567e6SVarun Wadekar #define CTX_SCTLR_EL1		U(0x10)
71030567e6SVarun Wadekar #define CTX_ACTLR_EL1		U(0x18)
72030567e6SVarun Wadekar #define CTX_CPACR_EL1		U(0x20)
73030567e6SVarun Wadekar #define CTX_CSSELR_EL1		U(0x28)
74030567e6SVarun Wadekar #define CTX_SP_EL1		U(0x30)
75030567e6SVarun Wadekar #define CTX_ESR_EL1		U(0x38)
76030567e6SVarun Wadekar #define CTX_TTBR0_EL1		U(0x40)
77030567e6SVarun Wadekar #define CTX_TTBR1_EL1		U(0x48)
78030567e6SVarun Wadekar #define CTX_MAIR_EL1		U(0x50)
79030567e6SVarun Wadekar #define CTX_AMAIR_EL1		U(0x58)
80030567e6SVarun Wadekar #define CTX_TCR_EL1		U(0x60)
81030567e6SVarun Wadekar #define CTX_TPIDR_EL1		U(0x68)
82030567e6SVarun Wadekar #define CTX_TPIDR_EL0		U(0x70)
83030567e6SVarun Wadekar #define CTX_TPIDRRO_EL0		U(0x78)
84030567e6SVarun Wadekar #define CTX_PAR_EL1		U(0x80)
85030567e6SVarun Wadekar #define CTX_FAR_EL1		U(0x88)
86030567e6SVarun Wadekar #define CTX_AFSR0_EL1		U(0x90)
87030567e6SVarun Wadekar #define CTX_AFSR1_EL1		U(0x98)
88030567e6SVarun Wadekar #define CTX_CONTEXTIDR_EL1	U(0xa0)
89030567e6SVarun Wadekar #define CTX_VBAR_EL1		U(0xa8)
903e61b2b5SDavid Cunado #define CTX_PMCR_EL0		U(0xb0)
91532ed618SSoby Mathew 
92532ed618SSoby Mathew /*
93532ed618SSoby Mathew  * If the platform is AArch64-only, there is no need to save and restore these
94532ed618SSoby Mathew  * AArch32 registers.
95532ed618SSoby Mathew  */
96532ed618SSoby Mathew #if CTX_INCLUDE_AARCH32_REGS
973e61b2b5SDavid Cunado #define CTX_SPSR_ABT		U(0xc0)  /* Align to the next 16 byte boundary */
983e61b2b5SDavid Cunado #define CTX_SPSR_UND		U(0xc8)
993e61b2b5SDavid Cunado #define CTX_SPSR_IRQ		U(0xd0)
1003e61b2b5SDavid Cunado #define CTX_SPSR_FIQ		U(0xd8)
1013e61b2b5SDavid Cunado #define CTX_DACR32_EL2		U(0xe0)
1023e61b2b5SDavid Cunado #define CTX_IFSR32_EL2		U(0xe8)
103*91089f36SDavid Cunado #define CTX_TIMER_SYSREGS_OFF	U(0xf0) /* Align to the next 16 byte boundary */
104532ed618SSoby Mathew #else
1053e61b2b5SDavid Cunado #define CTX_TIMER_SYSREGS_OFF	U(0xc0)  /* Align to the next 16 byte boundary */
106532ed618SSoby Mathew #endif /* __CTX_INCLUDE_AARCH32_REGS__ */
107532ed618SSoby Mathew 
108532ed618SSoby Mathew /*
109532ed618SSoby Mathew  * If the timer registers aren't saved and restored, we don't have to reserve
110532ed618SSoby Mathew  * space for them in the context
111532ed618SSoby Mathew  */
112532ed618SSoby Mathew #if NS_TIMER_SWITCH
113030567e6SVarun Wadekar #define CTX_CNTP_CTL_EL0	(CTX_TIMER_SYSREGS_OFF + U(0x0))
114030567e6SVarun Wadekar #define CTX_CNTP_CVAL_EL0	(CTX_TIMER_SYSREGS_OFF + U(0x8))
115030567e6SVarun Wadekar #define CTX_CNTV_CTL_EL0	(CTX_TIMER_SYSREGS_OFF + U(0x10))
116030567e6SVarun Wadekar #define CTX_CNTV_CVAL_EL0	(CTX_TIMER_SYSREGS_OFF + U(0x18))
117030567e6SVarun Wadekar #define CTX_CNTKCTL_EL1		(CTX_TIMER_SYSREGS_OFF + U(0x20))
118030567e6SVarun Wadekar #define CTX_SYSREGS_END		(CTX_TIMER_SYSREGS_OFF + U(0x30)) /* Align to the next 16 byte boundary */
119532ed618SSoby Mathew #else
120532ed618SSoby Mathew #define CTX_SYSREGS_END		CTX_TIMER_SYSREGS_OFF
121532ed618SSoby Mathew #endif /* __NS_TIMER_SWITCH__ */
122532ed618SSoby Mathew 
123532ed618SSoby Mathew /*******************************************************************************
124532ed618SSoby Mathew  * Constants that allow assembler code to access members of and the 'fp_regs'
125532ed618SSoby Mathew  * structure at their correct offsets.
126532ed618SSoby Mathew  ******************************************************************************/
127532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
128532ed618SSoby Mathew #define CTX_FPREGS_OFFSET	(CTX_SYSREGS_OFFSET + CTX_SYSREGS_END)
129030567e6SVarun Wadekar #define CTX_FP_Q0		U(0x0)
130030567e6SVarun Wadekar #define CTX_FP_Q1		U(0x10)
131030567e6SVarun Wadekar #define CTX_FP_Q2		U(0x20)
132030567e6SVarun Wadekar #define CTX_FP_Q3		U(0x30)
133030567e6SVarun Wadekar #define CTX_FP_Q4		U(0x40)
134030567e6SVarun Wadekar #define CTX_FP_Q5		U(0x50)
135030567e6SVarun Wadekar #define CTX_FP_Q6		U(0x60)
136030567e6SVarun Wadekar #define CTX_FP_Q7		U(0x70)
137030567e6SVarun Wadekar #define CTX_FP_Q8		U(0x80)
138030567e6SVarun Wadekar #define CTX_FP_Q9		U(0x90)
139030567e6SVarun Wadekar #define CTX_FP_Q10		U(0xa0)
140030567e6SVarun Wadekar #define CTX_FP_Q11		U(0xb0)
141030567e6SVarun Wadekar #define CTX_FP_Q12		U(0xc0)
142030567e6SVarun Wadekar #define CTX_FP_Q13		U(0xd0)
143030567e6SVarun Wadekar #define CTX_FP_Q14		U(0xe0)
144030567e6SVarun Wadekar #define CTX_FP_Q15		U(0xf0)
145030567e6SVarun Wadekar #define CTX_FP_Q16		U(0x100)
146030567e6SVarun Wadekar #define CTX_FP_Q17		U(0x110)
147030567e6SVarun Wadekar #define CTX_FP_Q18		U(0x120)
148030567e6SVarun Wadekar #define CTX_FP_Q19		U(0x130)
149030567e6SVarun Wadekar #define CTX_FP_Q20		U(0x140)
150030567e6SVarun Wadekar #define CTX_FP_Q21		U(0x150)
151030567e6SVarun Wadekar #define CTX_FP_Q22		U(0x160)
152030567e6SVarun Wadekar #define CTX_FP_Q23		U(0x170)
153030567e6SVarun Wadekar #define CTX_FP_Q24		U(0x180)
154030567e6SVarun Wadekar #define CTX_FP_Q25		U(0x190)
155030567e6SVarun Wadekar #define CTX_FP_Q26		U(0x1a0)
156030567e6SVarun Wadekar #define CTX_FP_Q27		U(0x1b0)
157030567e6SVarun Wadekar #define CTX_FP_Q28		U(0x1c0)
158030567e6SVarun Wadekar #define CTX_FP_Q29		U(0x1d0)
159030567e6SVarun Wadekar #define CTX_FP_Q30		U(0x1e0)
160030567e6SVarun Wadekar #define CTX_FP_Q31		U(0x1f0)
161030567e6SVarun Wadekar #define CTX_FP_FPSR		U(0x200)
162030567e6SVarun Wadekar #define CTX_FP_FPCR		U(0x208)
163*91089f36SDavid Cunado #if CTX_INCLUDE_AARCH32_REGS
164*91089f36SDavid Cunado #define CTX_FP_FPEXC32_EL2	U(0x210)
165*91089f36SDavid Cunado #define CTX_FPREGS_END		U(0x220) /* Align to the next 16 byte boundary */
166*91089f36SDavid Cunado #else
167*91089f36SDavid Cunado #define CTX_FPREGS_END		U(0x210) /* Align to the next 16 byte boundary */
168*91089f36SDavid Cunado #endif
169532ed618SSoby Mathew #endif
170532ed618SSoby Mathew 
171532ed618SSoby Mathew #ifndef __ASSEMBLY__
172532ed618SSoby Mathew 
173532ed618SSoby Mathew #include <cassert.h>
174532ed618SSoby Mathew #include <platform_def.h>	/* for CACHE_WRITEBACK_GRANULE */
175532ed618SSoby Mathew #include <stdint.h>
176532ed618SSoby Mathew 
177532ed618SSoby Mathew /*
178532ed618SSoby Mathew  * Common constants to help define the 'cpu_context' structure and its
179532ed618SSoby Mathew  * members below.
180532ed618SSoby Mathew  */
181030567e6SVarun Wadekar #define DWORD_SHIFT		U(3)
182532ed618SSoby Mathew #define DEFINE_REG_STRUCT(name, num_regs)	\
183532ed618SSoby Mathew 	typedef struct name {			\
184532ed618SSoby Mathew 		uint64_t _regs[num_regs];	\
185532ed618SSoby Mathew 	}  __aligned(16) name##_t
186532ed618SSoby Mathew 
187532ed618SSoby Mathew /* Constants to determine the size of individual context structures */
188532ed618SSoby Mathew #define CTX_GPREG_ALL		(CTX_GPREGS_END >> DWORD_SHIFT)
189532ed618SSoby Mathew #define CTX_SYSREG_ALL		(CTX_SYSREGS_END >> DWORD_SHIFT)
190532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
191532ed618SSoby Mathew #define CTX_FPREG_ALL		(CTX_FPREGS_END >> DWORD_SHIFT)
192532ed618SSoby Mathew #endif
193532ed618SSoby Mathew #define CTX_EL3STATE_ALL	(CTX_EL3STATE_END >> DWORD_SHIFT)
194532ed618SSoby Mathew 
195532ed618SSoby Mathew /*
196532ed618SSoby Mathew  * AArch64 general purpose register context structure. Usually x0-x18,
197532ed618SSoby Mathew  * lr are saved as the compiler is expected to preserve the remaining
198532ed618SSoby Mathew  * callee saved registers if used by the C runtime and the assembler
199532ed618SSoby Mathew  * does not touch the remaining. But in case of world switch during
200532ed618SSoby Mathew  * exception handling, we need to save the callee registers too.
201532ed618SSoby Mathew  */
202532ed618SSoby Mathew DEFINE_REG_STRUCT(gp_regs, CTX_GPREG_ALL);
203532ed618SSoby Mathew 
204532ed618SSoby Mathew /*
205532ed618SSoby Mathew  * AArch64 EL1 system register context structure for preserving the
206532ed618SSoby Mathew  * architectural state during switches from one security state to
207532ed618SSoby Mathew  * another in EL1.
208532ed618SSoby Mathew  */
209532ed618SSoby Mathew DEFINE_REG_STRUCT(el1_sys_regs, CTX_SYSREG_ALL);
210532ed618SSoby Mathew 
211532ed618SSoby Mathew /*
212532ed618SSoby Mathew  * AArch64 floating point register context structure for preserving
213532ed618SSoby Mathew  * the floating point state during switches from one security state to
214532ed618SSoby Mathew  * another.
215532ed618SSoby Mathew  */
216532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
217532ed618SSoby Mathew DEFINE_REG_STRUCT(fp_regs, CTX_FPREG_ALL);
218532ed618SSoby Mathew #endif
219532ed618SSoby Mathew 
220532ed618SSoby Mathew /*
221532ed618SSoby Mathew  * Miscellaneous registers used by EL3 firmware to maintain its state
222532ed618SSoby Mathew  * across exception entries and exits
223532ed618SSoby Mathew  */
224532ed618SSoby Mathew DEFINE_REG_STRUCT(el3_state, CTX_EL3STATE_ALL);
225532ed618SSoby Mathew 
226532ed618SSoby Mathew /*
227532ed618SSoby Mathew  * Macros to access members of any of the above structures using their
228532ed618SSoby Mathew  * offsets
229532ed618SSoby Mathew  */
230532ed618SSoby Mathew #define read_ctx_reg(ctx, offset)	((ctx)->_regs[offset >> DWORD_SHIFT])
231532ed618SSoby Mathew #define write_ctx_reg(ctx, offset, val)	(((ctx)->_regs[offset >> DWORD_SHIFT]) \
232532ed618SSoby Mathew 					 = val)
233532ed618SSoby Mathew 
234532ed618SSoby Mathew /*
235532ed618SSoby Mathew  * Top-level context structure which is used by EL3 firmware to
236532ed618SSoby Mathew  * preserve the state of a core at EL1 in one of the two security
237532ed618SSoby Mathew  * states and save enough EL3 meta data to be able to return to that
238532ed618SSoby Mathew  * EL and security state. The context management library will be used
239532ed618SSoby Mathew  * to ensure that SP_EL3 always points to an instance of this
240532ed618SSoby Mathew  * structure at exception entry and exit. Each instance will
241532ed618SSoby Mathew  * correspond to either the secure or the non-secure state.
242532ed618SSoby Mathew  */
243532ed618SSoby Mathew typedef struct cpu_context {
244532ed618SSoby Mathew 	gp_regs_t gpregs_ctx;
245532ed618SSoby Mathew 	el3_state_t el3state_ctx;
246532ed618SSoby Mathew 	el1_sys_regs_t sysregs_ctx;
247532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
248532ed618SSoby Mathew 	fp_regs_t fpregs_ctx;
249532ed618SSoby Mathew #endif
250532ed618SSoby Mathew } cpu_context_t;
251532ed618SSoby Mathew 
252532ed618SSoby Mathew /* Macros to access members of the 'cpu_context_t' structure */
253532ed618SSoby Mathew #define get_el3state_ctx(h)	(&((cpu_context_t *) h)->el3state_ctx)
254532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
255532ed618SSoby Mathew #define get_fpregs_ctx(h)	(&((cpu_context_t *) h)->fpregs_ctx)
256532ed618SSoby Mathew #endif
257532ed618SSoby Mathew #define get_sysregs_ctx(h)	(&((cpu_context_t *) h)->sysregs_ctx)
258532ed618SSoby Mathew #define get_gpregs_ctx(h)	(&((cpu_context_t *) h)->gpregs_ctx)
259532ed618SSoby Mathew 
260532ed618SSoby Mathew /*
261532ed618SSoby Mathew  * Compile time assertions related to the 'cpu_context' structure to
262532ed618SSoby Mathew  * ensure that the assembler and the compiler view of the offsets of
263532ed618SSoby Mathew  * the structure members is the same.
264532ed618SSoby Mathew  */
265532ed618SSoby Mathew CASSERT(CTX_GPREGS_OFFSET == __builtin_offsetof(cpu_context_t, gpregs_ctx), \
266532ed618SSoby Mathew 	assert_core_context_gp_offset_mismatch);
267532ed618SSoby Mathew CASSERT(CTX_SYSREGS_OFFSET == __builtin_offsetof(cpu_context_t, sysregs_ctx), \
268532ed618SSoby Mathew 	assert_core_context_sys_offset_mismatch);
269532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
270532ed618SSoby Mathew CASSERT(CTX_FPREGS_OFFSET == __builtin_offsetof(cpu_context_t, fpregs_ctx), \
271532ed618SSoby Mathew 	assert_core_context_fp_offset_mismatch);
272532ed618SSoby Mathew #endif
273532ed618SSoby Mathew CASSERT(CTX_EL3STATE_OFFSET == __builtin_offsetof(cpu_context_t, el3state_ctx), \
274532ed618SSoby Mathew 	assert_core_context_el3state_offset_mismatch);
275532ed618SSoby Mathew 
276532ed618SSoby Mathew /*
277532ed618SSoby Mathew  * Helper macro to set the general purpose registers that correspond to
278532ed618SSoby Mathew  * parameters in an aapcs_64 call i.e. x0-x7
279532ed618SSoby Mathew  */
280532ed618SSoby Mathew #define set_aapcs_args0(ctx, x0)				do {	\
281532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X0, x0);	\
282532ed618SSoby Mathew 	} while (0)
283532ed618SSoby Mathew #define set_aapcs_args1(ctx, x0, x1)				do {	\
284532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X1, x1);	\
285532ed618SSoby Mathew 		set_aapcs_args0(ctx, x0);				\
286532ed618SSoby Mathew 	} while (0)
287532ed618SSoby Mathew #define set_aapcs_args2(ctx, x0, x1, x2)			do {	\
288532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X2, x2);	\
289532ed618SSoby Mathew 		set_aapcs_args1(ctx, x0, x1);				\
290532ed618SSoby Mathew 	} while (0)
291532ed618SSoby Mathew #define set_aapcs_args3(ctx, x0, x1, x2, x3)			do {	\
292532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X3, x3);	\
293532ed618SSoby Mathew 		set_aapcs_args2(ctx, x0, x1, x2);			\
294532ed618SSoby Mathew 	} while (0)
295532ed618SSoby Mathew #define set_aapcs_args4(ctx, x0, x1, x2, x3, x4)		do {	\
296532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X4, x4);	\
297532ed618SSoby Mathew 		set_aapcs_args3(ctx, x0, x1, x2, x3);			\
298532ed618SSoby Mathew 	} while (0)
299532ed618SSoby Mathew #define set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5)		do {	\
300532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X5, x5);	\
301532ed618SSoby Mathew 		set_aapcs_args4(ctx, x0, x1, x2, x3, x4);		\
302532ed618SSoby Mathew 	} while (0)
303532ed618SSoby Mathew #define set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6)	do {	\
304532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X6, x6);	\
305532ed618SSoby Mathew 		set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5);		\
306532ed618SSoby Mathew 	} while (0)
307532ed618SSoby Mathew #define set_aapcs_args7(ctx, x0, x1, x2, x3, x4, x5, x6, x7)	do {	\
308532ed618SSoby Mathew 		write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X7, x7);	\
309532ed618SSoby Mathew 		set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6);	\
310532ed618SSoby Mathew 	} while (0)
311532ed618SSoby Mathew 
312532ed618SSoby Mathew /*******************************************************************************
313532ed618SSoby Mathew  * Function prototypes
314532ed618SSoby Mathew  ******************************************************************************/
315532ed618SSoby Mathew void el1_sysregs_context_save(el1_sys_regs_t *regs);
316d832aee9Sdp-arm void el1_sysregs_context_save_post_ops(void);
317532ed618SSoby Mathew void el1_sysregs_context_restore(el1_sys_regs_t *regs);
318532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
319532ed618SSoby Mathew void fpregs_context_save(fp_regs_t *regs);
320532ed618SSoby Mathew void fpregs_context_restore(fp_regs_t *regs);
321532ed618SSoby Mathew #endif
322532ed618SSoby Mathew 
323532ed618SSoby Mathew 
324532ed618SSoby Mathew #undef CTX_SYSREG_ALL
325532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS
326532ed618SSoby Mathew #undef CTX_FPREG_ALL
327532ed618SSoby Mathew #endif
328532ed618SSoby Mathew #undef CTX_GPREG_ALL
329532ed618SSoby Mathew #undef CTX_EL3STATE_ALL
330532ed618SSoby Mathew 
331532ed618SSoby Mathew #endif /* __ASSEMBLY__ */
332532ed618SSoby Mathew 
333532ed618SSoby Mathew #endif /* __CONTEXT_H__ */
334