1532ed618SSoby Mathew /* 2532ed618SSoby Mathew * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 4*82cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7532ed618SSoby Mathew #ifndef __CONTEXT_H__ 8532ed618SSoby Mathew #define __CONTEXT_H__ 9532ed618SSoby Mathew 10532ed618SSoby Mathew /******************************************************************************* 11532ed618SSoby Mathew * Constants that allow assembler code to access members of and the 'gp_regs' 12532ed618SSoby Mathew * structure at their correct offsets. 13532ed618SSoby Mathew ******************************************************************************/ 14532ed618SSoby Mathew #define CTX_GPREGS_OFFSET 0x0 15532ed618SSoby Mathew #define CTX_GPREG_X0 0x0 16532ed618SSoby Mathew #define CTX_GPREG_X1 0x8 17532ed618SSoby Mathew #define CTX_GPREG_X2 0x10 18532ed618SSoby Mathew #define CTX_GPREG_X3 0x18 19532ed618SSoby Mathew #define CTX_GPREG_X4 0x20 20532ed618SSoby Mathew #define CTX_GPREG_X5 0x28 21532ed618SSoby Mathew #define CTX_GPREG_X6 0x30 22532ed618SSoby Mathew #define CTX_GPREG_X7 0x38 23532ed618SSoby Mathew #define CTX_GPREG_X8 0x40 24532ed618SSoby Mathew #define CTX_GPREG_X9 0x48 25532ed618SSoby Mathew #define CTX_GPREG_X10 0x50 26532ed618SSoby Mathew #define CTX_GPREG_X11 0x58 27532ed618SSoby Mathew #define CTX_GPREG_X12 0x60 28532ed618SSoby Mathew #define CTX_GPREG_X13 0x68 29532ed618SSoby Mathew #define CTX_GPREG_X14 0x70 30532ed618SSoby Mathew #define CTX_GPREG_X15 0x78 31532ed618SSoby Mathew #define CTX_GPREG_X16 0x80 32532ed618SSoby Mathew #define CTX_GPREG_X17 0x88 33532ed618SSoby Mathew #define CTX_GPREG_X18 0x90 34532ed618SSoby Mathew #define CTX_GPREG_X19 0x98 35532ed618SSoby Mathew #define CTX_GPREG_X20 0xa0 36532ed618SSoby Mathew #define CTX_GPREG_X21 0xa8 37532ed618SSoby Mathew #define CTX_GPREG_X22 0xb0 38532ed618SSoby Mathew #define CTX_GPREG_X23 0xb8 39532ed618SSoby Mathew #define CTX_GPREG_X24 0xc0 40532ed618SSoby Mathew #define CTX_GPREG_X25 0xc8 41532ed618SSoby Mathew #define CTX_GPREG_X26 0xd0 42532ed618SSoby Mathew #define CTX_GPREG_X27 0xd8 43532ed618SSoby Mathew #define CTX_GPREG_X28 0xe0 44532ed618SSoby Mathew #define CTX_GPREG_X29 0xe8 45532ed618SSoby Mathew #define CTX_GPREG_LR 0xf0 46532ed618SSoby Mathew #define CTX_GPREG_SP_EL0 0xf8 47532ed618SSoby Mathew #define CTX_GPREGS_END 0x100 48532ed618SSoby Mathew 49532ed618SSoby Mathew /******************************************************************************* 50532ed618SSoby Mathew * Constants that allow assembler code to access members of and the 'el3_state' 51532ed618SSoby Mathew * structure at their correct offsets. Note that some of the registers are only 52532ed618SSoby Mathew * 32-bits wide but are stored as 64-bit values for convenience 53532ed618SSoby Mathew ******************************************************************************/ 54532ed618SSoby Mathew #define CTX_EL3STATE_OFFSET (CTX_GPREGS_OFFSET + CTX_GPREGS_END) 55532ed618SSoby Mathew #define CTX_SCR_EL3 0x0 56532ed618SSoby Mathew #define CTX_RUNTIME_SP 0x8 57532ed618SSoby Mathew #define CTX_SPSR_EL3 0x10 58532ed618SSoby Mathew #define CTX_ELR_EL3 0x18 59532ed618SSoby Mathew #define CTX_EL3STATE_END 0x20 60532ed618SSoby Mathew 61532ed618SSoby Mathew /******************************************************************************* 62532ed618SSoby Mathew * Constants that allow assembler code to access members of and the 63532ed618SSoby Mathew * 'el1_sys_regs' structure at their correct offsets. Note that some of the 64532ed618SSoby Mathew * registers are only 32-bits wide but are stored as 64-bit values for 65532ed618SSoby Mathew * convenience 66532ed618SSoby Mathew ******************************************************************************/ 67532ed618SSoby Mathew #define CTX_SYSREGS_OFFSET (CTX_EL3STATE_OFFSET + CTX_EL3STATE_END) 68532ed618SSoby Mathew #define CTX_SPSR_EL1 0x0 69532ed618SSoby Mathew #define CTX_ELR_EL1 0x8 70532ed618SSoby Mathew #define CTX_SCTLR_EL1 0x10 71532ed618SSoby Mathew #define CTX_ACTLR_EL1 0x18 72532ed618SSoby Mathew #define CTX_CPACR_EL1 0x20 73532ed618SSoby Mathew #define CTX_CSSELR_EL1 0x28 74532ed618SSoby Mathew #define CTX_SP_EL1 0x30 75532ed618SSoby Mathew #define CTX_ESR_EL1 0x38 76532ed618SSoby Mathew #define CTX_TTBR0_EL1 0x40 77532ed618SSoby Mathew #define CTX_TTBR1_EL1 0x48 78532ed618SSoby Mathew #define CTX_MAIR_EL1 0x50 79532ed618SSoby Mathew #define CTX_AMAIR_EL1 0x58 80532ed618SSoby Mathew #define CTX_TCR_EL1 0x60 81532ed618SSoby Mathew #define CTX_TPIDR_EL1 0x68 82532ed618SSoby Mathew #define CTX_TPIDR_EL0 0x70 83532ed618SSoby Mathew #define CTX_TPIDRRO_EL0 0x78 84532ed618SSoby Mathew #define CTX_PAR_EL1 0x80 85532ed618SSoby Mathew #define CTX_FAR_EL1 0x88 86532ed618SSoby Mathew #define CTX_AFSR0_EL1 0x90 87532ed618SSoby Mathew #define CTX_AFSR1_EL1 0x98 88532ed618SSoby Mathew #define CTX_CONTEXTIDR_EL1 0xa0 89532ed618SSoby Mathew #define CTX_VBAR_EL1 0xa8 90532ed618SSoby Mathew 91532ed618SSoby Mathew /* 92532ed618SSoby Mathew * If the platform is AArch64-only, there is no need to save and restore these 93532ed618SSoby Mathew * AArch32 registers. 94532ed618SSoby Mathew */ 95532ed618SSoby Mathew #if CTX_INCLUDE_AARCH32_REGS 96532ed618SSoby Mathew #define CTX_SPSR_ABT 0xb0 97532ed618SSoby Mathew #define CTX_SPSR_UND 0xb8 98532ed618SSoby Mathew #define CTX_SPSR_IRQ 0xc0 99532ed618SSoby Mathew #define CTX_SPSR_FIQ 0xc8 100532ed618SSoby Mathew #define CTX_DACR32_EL2 0xd0 101532ed618SSoby Mathew #define CTX_IFSR32_EL2 0xd8 102532ed618SSoby Mathew #define CTX_FP_FPEXC32_EL2 0xe0 103532ed618SSoby Mathew #define CTX_TIMER_SYSREGS_OFF 0xf0 /* Align to the next 16 byte boundary */ 104532ed618SSoby Mathew #else 105532ed618SSoby Mathew #define CTX_TIMER_SYSREGS_OFF 0xb0 106532ed618SSoby Mathew #endif /* __CTX_INCLUDE_AARCH32_REGS__ */ 107532ed618SSoby Mathew 108532ed618SSoby Mathew /* 109532ed618SSoby Mathew * If the timer registers aren't saved and restored, we don't have to reserve 110532ed618SSoby Mathew * space for them in the context 111532ed618SSoby Mathew */ 112532ed618SSoby Mathew #if NS_TIMER_SWITCH 113532ed618SSoby Mathew #define CTX_CNTP_CTL_EL0 (CTX_TIMER_SYSREGS_OFF + 0x0) 114532ed618SSoby Mathew #define CTX_CNTP_CVAL_EL0 (CTX_TIMER_SYSREGS_OFF + 0x8) 115532ed618SSoby Mathew #define CTX_CNTV_CTL_EL0 (CTX_TIMER_SYSREGS_OFF + 0x10) 116532ed618SSoby Mathew #define CTX_CNTV_CVAL_EL0 (CTX_TIMER_SYSREGS_OFF + 0x18) 117532ed618SSoby Mathew #define CTX_CNTKCTL_EL1 (CTX_TIMER_SYSREGS_OFF + 0x20) 118532ed618SSoby Mathew #define CTX_SYSREGS_END (CTX_TIMER_SYSREGS_OFF + 0x30) /* Align to the next 16 byte boundary */ 119532ed618SSoby Mathew #else 120532ed618SSoby Mathew #define CTX_SYSREGS_END CTX_TIMER_SYSREGS_OFF 121532ed618SSoby Mathew #endif /* __NS_TIMER_SWITCH__ */ 122532ed618SSoby Mathew 123532ed618SSoby Mathew /******************************************************************************* 124532ed618SSoby Mathew * Constants that allow assembler code to access members of and the 'fp_regs' 125532ed618SSoby Mathew * structure at their correct offsets. 126532ed618SSoby Mathew ******************************************************************************/ 127532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 128532ed618SSoby Mathew #define CTX_FPREGS_OFFSET (CTX_SYSREGS_OFFSET + CTX_SYSREGS_END) 129532ed618SSoby Mathew #define CTX_FP_Q0 0x0 130532ed618SSoby Mathew #define CTX_FP_Q1 0x10 131532ed618SSoby Mathew #define CTX_FP_Q2 0x20 132532ed618SSoby Mathew #define CTX_FP_Q3 0x30 133532ed618SSoby Mathew #define CTX_FP_Q4 0x40 134532ed618SSoby Mathew #define CTX_FP_Q5 0x50 135532ed618SSoby Mathew #define CTX_FP_Q6 0x60 136532ed618SSoby Mathew #define CTX_FP_Q7 0x70 137532ed618SSoby Mathew #define CTX_FP_Q8 0x80 138532ed618SSoby Mathew #define CTX_FP_Q9 0x90 139532ed618SSoby Mathew #define CTX_FP_Q10 0xa0 140532ed618SSoby Mathew #define CTX_FP_Q11 0xb0 141532ed618SSoby Mathew #define CTX_FP_Q12 0xc0 142532ed618SSoby Mathew #define CTX_FP_Q13 0xd0 143532ed618SSoby Mathew #define CTX_FP_Q14 0xe0 144532ed618SSoby Mathew #define CTX_FP_Q15 0xf0 145532ed618SSoby Mathew #define CTX_FP_Q16 0x100 146532ed618SSoby Mathew #define CTX_FP_Q17 0x110 147532ed618SSoby Mathew #define CTX_FP_Q18 0x120 148532ed618SSoby Mathew #define CTX_FP_Q19 0x130 149532ed618SSoby Mathew #define CTX_FP_Q20 0x140 150532ed618SSoby Mathew #define CTX_FP_Q21 0x150 151532ed618SSoby Mathew #define CTX_FP_Q22 0x160 152532ed618SSoby Mathew #define CTX_FP_Q23 0x170 153532ed618SSoby Mathew #define CTX_FP_Q24 0x180 154532ed618SSoby Mathew #define CTX_FP_Q25 0x190 155532ed618SSoby Mathew #define CTX_FP_Q26 0x1a0 156532ed618SSoby Mathew #define CTX_FP_Q27 0x1b0 157532ed618SSoby Mathew #define CTX_FP_Q28 0x1c0 158532ed618SSoby Mathew #define CTX_FP_Q29 0x1d0 159532ed618SSoby Mathew #define CTX_FP_Q30 0x1e0 160532ed618SSoby Mathew #define CTX_FP_Q31 0x1f0 161532ed618SSoby Mathew #define CTX_FP_FPSR 0x200 162532ed618SSoby Mathew #define CTX_FP_FPCR 0x208 163532ed618SSoby Mathew #define CTX_FPREGS_END 0x210 164532ed618SSoby Mathew #endif 165532ed618SSoby Mathew 166532ed618SSoby Mathew #ifndef __ASSEMBLY__ 167532ed618SSoby Mathew 168532ed618SSoby Mathew #include <cassert.h> 169532ed618SSoby Mathew #include <platform_def.h> /* for CACHE_WRITEBACK_GRANULE */ 170532ed618SSoby Mathew #include <stdint.h> 171532ed618SSoby Mathew 172532ed618SSoby Mathew /* 173532ed618SSoby Mathew * Common constants to help define the 'cpu_context' structure and its 174532ed618SSoby Mathew * members below. 175532ed618SSoby Mathew */ 176532ed618SSoby Mathew #define DWORD_SHIFT 3 177532ed618SSoby Mathew #define DEFINE_REG_STRUCT(name, num_regs) \ 178532ed618SSoby Mathew typedef struct name { \ 179532ed618SSoby Mathew uint64_t _regs[num_regs]; \ 180532ed618SSoby Mathew } __aligned(16) name##_t 181532ed618SSoby Mathew 182532ed618SSoby Mathew /* Constants to determine the size of individual context structures */ 183532ed618SSoby Mathew #define CTX_GPREG_ALL (CTX_GPREGS_END >> DWORD_SHIFT) 184532ed618SSoby Mathew #define CTX_SYSREG_ALL (CTX_SYSREGS_END >> DWORD_SHIFT) 185532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 186532ed618SSoby Mathew #define CTX_FPREG_ALL (CTX_FPREGS_END >> DWORD_SHIFT) 187532ed618SSoby Mathew #endif 188532ed618SSoby Mathew #define CTX_EL3STATE_ALL (CTX_EL3STATE_END >> DWORD_SHIFT) 189532ed618SSoby Mathew 190532ed618SSoby Mathew /* 191532ed618SSoby Mathew * AArch64 general purpose register context structure. Usually x0-x18, 192532ed618SSoby Mathew * lr are saved as the compiler is expected to preserve the remaining 193532ed618SSoby Mathew * callee saved registers if used by the C runtime and the assembler 194532ed618SSoby Mathew * does not touch the remaining. But in case of world switch during 195532ed618SSoby Mathew * exception handling, we need to save the callee registers too. 196532ed618SSoby Mathew */ 197532ed618SSoby Mathew DEFINE_REG_STRUCT(gp_regs, CTX_GPREG_ALL); 198532ed618SSoby Mathew 199532ed618SSoby Mathew /* 200532ed618SSoby Mathew * AArch64 EL1 system register context structure for preserving the 201532ed618SSoby Mathew * architectural state during switches from one security state to 202532ed618SSoby Mathew * another in EL1. 203532ed618SSoby Mathew */ 204532ed618SSoby Mathew DEFINE_REG_STRUCT(el1_sys_regs, CTX_SYSREG_ALL); 205532ed618SSoby Mathew 206532ed618SSoby Mathew /* 207532ed618SSoby Mathew * AArch64 floating point register context structure for preserving 208532ed618SSoby Mathew * the floating point state during switches from one security state to 209532ed618SSoby Mathew * another. 210532ed618SSoby Mathew */ 211532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 212532ed618SSoby Mathew DEFINE_REG_STRUCT(fp_regs, CTX_FPREG_ALL); 213532ed618SSoby Mathew #endif 214532ed618SSoby Mathew 215532ed618SSoby Mathew /* 216532ed618SSoby Mathew * Miscellaneous registers used by EL3 firmware to maintain its state 217532ed618SSoby Mathew * across exception entries and exits 218532ed618SSoby Mathew */ 219532ed618SSoby Mathew DEFINE_REG_STRUCT(el3_state, CTX_EL3STATE_ALL); 220532ed618SSoby Mathew 221532ed618SSoby Mathew /* 222532ed618SSoby Mathew * Macros to access members of any of the above structures using their 223532ed618SSoby Mathew * offsets 224532ed618SSoby Mathew */ 225532ed618SSoby Mathew #define read_ctx_reg(ctx, offset) ((ctx)->_regs[offset >> DWORD_SHIFT]) 226532ed618SSoby Mathew #define write_ctx_reg(ctx, offset, val) (((ctx)->_regs[offset >> DWORD_SHIFT]) \ 227532ed618SSoby Mathew = val) 228532ed618SSoby Mathew 229532ed618SSoby Mathew /* 230532ed618SSoby Mathew * Top-level context structure which is used by EL3 firmware to 231532ed618SSoby Mathew * preserve the state of a core at EL1 in one of the two security 232532ed618SSoby Mathew * states and save enough EL3 meta data to be able to return to that 233532ed618SSoby Mathew * EL and security state. The context management library will be used 234532ed618SSoby Mathew * to ensure that SP_EL3 always points to an instance of this 235532ed618SSoby Mathew * structure at exception entry and exit. Each instance will 236532ed618SSoby Mathew * correspond to either the secure or the non-secure state. 237532ed618SSoby Mathew */ 238532ed618SSoby Mathew typedef struct cpu_context { 239532ed618SSoby Mathew gp_regs_t gpregs_ctx; 240532ed618SSoby Mathew el3_state_t el3state_ctx; 241532ed618SSoby Mathew el1_sys_regs_t sysregs_ctx; 242532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 243532ed618SSoby Mathew fp_regs_t fpregs_ctx; 244532ed618SSoby Mathew #endif 245532ed618SSoby Mathew } cpu_context_t; 246532ed618SSoby Mathew 247532ed618SSoby Mathew /* Macros to access members of the 'cpu_context_t' structure */ 248532ed618SSoby Mathew #define get_el3state_ctx(h) (&((cpu_context_t *) h)->el3state_ctx) 249532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 250532ed618SSoby Mathew #define get_fpregs_ctx(h) (&((cpu_context_t *) h)->fpregs_ctx) 251532ed618SSoby Mathew #endif 252532ed618SSoby Mathew #define get_sysregs_ctx(h) (&((cpu_context_t *) h)->sysregs_ctx) 253532ed618SSoby Mathew #define get_gpregs_ctx(h) (&((cpu_context_t *) h)->gpregs_ctx) 254532ed618SSoby Mathew 255532ed618SSoby Mathew /* 256532ed618SSoby Mathew * Compile time assertions related to the 'cpu_context' structure to 257532ed618SSoby Mathew * ensure that the assembler and the compiler view of the offsets of 258532ed618SSoby Mathew * the structure members is the same. 259532ed618SSoby Mathew */ 260532ed618SSoby Mathew CASSERT(CTX_GPREGS_OFFSET == __builtin_offsetof(cpu_context_t, gpregs_ctx), \ 261532ed618SSoby Mathew assert_core_context_gp_offset_mismatch); 262532ed618SSoby Mathew CASSERT(CTX_SYSREGS_OFFSET == __builtin_offsetof(cpu_context_t, sysregs_ctx), \ 263532ed618SSoby Mathew assert_core_context_sys_offset_mismatch); 264532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 265532ed618SSoby Mathew CASSERT(CTX_FPREGS_OFFSET == __builtin_offsetof(cpu_context_t, fpregs_ctx), \ 266532ed618SSoby Mathew assert_core_context_fp_offset_mismatch); 267532ed618SSoby Mathew #endif 268532ed618SSoby Mathew CASSERT(CTX_EL3STATE_OFFSET == __builtin_offsetof(cpu_context_t, el3state_ctx), \ 269532ed618SSoby Mathew assert_core_context_el3state_offset_mismatch); 270532ed618SSoby Mathew 271532ed618SSoby Mathew /* 272532ed618SSoby Mathew * Helper macro to set the general purpose registers that correspond to 273532ed618SSoby Mathew * parameters in an aapcs_64 call i.e. x0-x7 274532ed618SSoby Mathew */ 275532ed618SSoby Mathew #define set_aapcs_args0(ctx, x0) do { \ 276532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X0, x0); \ 277532ed618SSoby Mathew } while (0) 278532ed618SSoby Mathew #define set_aapcs_args1(ctx, x0, x1) do { \ 279532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X1, x1); \ 280532ed618SSoby Mathew set_aapcs_args0(ctx, x0); \ 281532ed618SSoby Mathew } while (0) 282532ed618SSoby Mathew #define set_aapcs_args2(ctx, x0, x1, x2) do { \ 283532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X2, x2); \ 284532ed618SSoby Mathew set_aapcs_args1(ctx, x0, x1); \ 285532ed618SSoby Mathew } while (0) 286532ed618SSoby Mathew #define set_aapcs_args3(ctx, x0, x1, x2, x3) do { \ 287532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X3, x3); \ 288532ed618SSoby Mathew set_aapcs_args2(ctx, x0, x1, x2); \ 289532ed618SSoby Mathew } while (0) 290532ed618SSoby Mathew #define set_aapcs_args4(ctx, x0, x1, x2, x3, x4) do { \ 291532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X4, x4); \ 292532ed618SSoby Mathew set_aapcs_args3(ctx, x0, x1, x2, x3); \ 293532ed618SSoby Mathew } while (0) 294532ed618SSoby Mathew #define set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5) do { \ 295532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X5, x5); \ 296532ed618SSoby Mathew set_aapcs_args4(ctx, x0, x1, x2, x3, x4); \ 297532ed618SSoby Mathew } while (0) 298532ed618SSoby Mathew #define set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6) do { \ 299532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X6, x6); \ 300532ed618SSoby Mathew set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5); \ 301532ed618SSoby Mathew } while (0) 302532ed618SSoby Mathew #define set_aapcs_args7(ctx, x0, x1, x2, x3, x4, x5, x6, x7) do { \ 303532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X7, x7); \ 304532ed618SSoby Mathew set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6); \ 305532ed618SSoby Mathew } while (0) 306532ed618SSoby Mathew 307532ed618SSoby Mathew /******************************************************************************* 308532ed618SSoby Mathew * Function prototypes 309532ed618SSoby Mathew ******************************************************************************/ 310532ed618SSoby Mathew void el1_sysregs_context_save(el1_sys_regs_t *regs); 311532ed618SSoby Mathew void el1_sysregs_context_restore(el1_sys_regs_t *regs); 312532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 313532ed618SSoby Mathew void fpregs_context_save(fp_regs_t *regs); 314532ed618SSoby Mathew void fpregs_context_restore(fp_regs_t *regs); 315532ed618SSoby Mathew #endif 316532ed618SSoby Mathew 317532ed618SSoby Mathew 318532ed618SSoby Mathew #undef CTX_SYSREG_ALL 319532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 320532ed618SSoby Mathew #undef CTX_FPREG_ALL 321532ed618SSoby Mathew #endif 322532ed618SSoby Mathew #undef CTX_GPREG_ALL 323532ed618SSoby Mathew #undef CTX_EL3STATE_ALL 324532ed618SSoby Mathew 325532ed618SSoby Mathew #endif /* __ASSEMBLY__ */ 326532ed618SSoby Mathew 327532ed618SSoby Mathew #endif /* __CONTEXT_H__ */ 328