1532ed618SSoby Mathew /* 20a580b51SBoyan Karatotev * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7a0fee747SAntonio Nino Diaz #ifndef CONTEXT_H 8a0fee747SAntonio Nino Diaz #define CONTEXT_H 9532ed618SSoby Mathew 10a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 11d6af2344SJayanth Dodderi Chidanand #include <lib/el3_runtime/context_el2.h> 12a0674ab0SJayanth Dodderi Chidanand #else 13a0674ab0SJayanth Dodderi Chidanand /** 14a0674ab0SJayanth Dodderi Chidanand * El1 context is required either when: 15a0674ab0SJayanth Dodderi Chidanand * IMAGE_BL1 || ((!CTX_INCLUDE_EL2_REGS) && IMAGE_BL31) 16a0674ab0SJayanth Dodderi Chidanand */ 17a0674ab0SJayanth Dodderi Chidanand #include <lib/el3_runtime/context_el1.h> 18a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 19a0674ab0SJayanth Dodderi Chidanand 20308ebfa1SMadhukar Pappireddy #include <lib/el3_runtime/simd_ctx.h> 2109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 22c4babc4fSNoah Woo #include <platform_def.h> /* For CACHE_WRITEBACK_GRANULE */ 2376454abfSJeenu Viswambharan 24*34a22a02SBoyan Karatotev #define CPU_CONTEXT_SECURE UL(0) 25*34a22a02SBoyan Karatotev #define CPU_CONTEXT_NS UL(1) 26*34a22a02SBoyan Karatotev #if ENABLE_RME 27*34a22a02SBoyan Karatotev #define CPU_CONTEXT_REALM UL(2) 28*34a22a02SBoyan Karatotev #define CPU_CONTEXT_NUM UL(3) 29*34a22a02SBoyan Karatotev #else 30*34a22a02SBoyan Karatotev #define CPU_CONTEXT_NUM UL(2) 31*34a22a02SBoyan Karatotev #endif 32*34a22a02SBoyan Karatotev 33532ed618SSoby Mathew /******************************************************************************* 34532ed618SSoby Mathew * Constants that allow assembler code to access members of and the 'gp_regs' 35532ed618SSoby Mathew * structure at their correct offsets. 36532ed618SSoby Mathew ******************************************************************************/ 37030567e6SVarun Wadekar #define CTX_GPREGS_OFFSET U(0x0) 38030567e6SVarun Wadekar #define CTX_GPREG_X0 U(0x0) 39030567e6SVarun Wadekar #define CTX_GPREG_X1 U(0x8) 40030567e6SVarun Wadekar #define CTX_GPREG_X2 U(0x10) 41030567e6SVarun Wadekar #define CTX_GPREG_X3 U(0x18) 42030567e6SVarun Wadekar #define CTX_GPREG_X4 U(0x20) 43030567e6SVarun Wadekar #define CTX_GPREG_X5 U(0x28) 44030567e6SVarun Wadekar #define CTX_GPREG_X6 U(0x30) 45030567e6SVarun Wadekar #define CTX_GPREG_X7 U(0x38) 46030567e6SVarun Wadekar #define CTX_GPREG_X8 U(0x40) 47030567e6SVarun Wadekar #define CTX_GPREG_X9 U(0x48) 48030567e6SVarun Wadekar #define CTX_GPREG_X10 U(0x50) 49030567e6SVarun Wadekar #define CTX_GPREG_X11 U(0x58) 50030567e6SVarun Wadekar #define CTX_GPREG_X12 U(0x60) 51030567e6SVarun Wadekar #define CTX_GPREG_X13 U(0x68) 52030567e6SVarun Wadekar #define CTX_GPREG_X14 U(0x70) 53030567e6SVarun Wadekar #define CTX_GPREG_X15 U(0x78) 54030567e6SVarun Wadekar #define CTX_GPREG_X16 U(0x80) 55030567e6SVarun Wadekar #define CTX_GPREG_X17 U(0x88) 56030567e6SVarun Wadekar #define CTX_GPREG_X18 U(0x90) 57030567e6SVarun Wadekar #define CTX_GPREG_X19 U(0x98) 58030567e6SVarun Wadekar #define CTX_GPREG_X20 U(0xa0) 59030567e6SVarun Wadekar #define CTX_GPREG_X21 U(0xa8) 60030567e6SVarun Wadekar #define CTX_GPREG_X22 U(0xb0) 61030567e6SVarun Wadekar #define CTX_GPREG_X23 U(0xb8) 62030567e6SVarun Wadekar #define CTX_GPREG_X24 U(0xc0) 63030567e6SVarun Wadekar #define CTX_GPREG_X25 U(0xc8) 64030567e6SVarun Wadekar #define CTX_GPREG_X26 U(0xd0) 65030567e6SVarun Wadekar #define CTX_GPREG_X27 U(0xd8) 66030567e6SVarun Wadekar #define CTX_GPREG_X28 U(0xe0) 67030567e6SVarun Wadekar #define CTX_GPREG_X29 U(0xe8) 68030567e6SVarun Wadekar #define CTX_GPREG_LR U(0xf0) 69030567e6SVarun Wadekar #define CTX_GPREG_SP_EL0 U(0xf8) 70030567e6SVarun Wadekar #define CTX_GPREGS_END U(0x100) 71532ed618SSoby Mathew 72532ed618SSoby Mathew /******************************************************************************* 73532ed618SSoby Mathew * Constants that allow assembler code to access members of and the 'el3_state' 74532ed618SSoby Mathew * structure at their correct offsets. Note that some of the registers are only 75532ed618SSoby Mathew * 32-bits wide but are stored as 64-bit values for convenience 76532ed618SSoby Mathew ******************************************************************************/ 77d9bd656cSDimitris Papastamos #define CTX_EL3STATE_OFFSET (CTX_GPREGS_OFFSET + CTX_GPREGS_END) 78030567e6SVarun Wadekar #define CTX_SCR_EL3 U(0x0) 79c7220035SManish Pandey #define CTX_RUNTIME_SP U(0x8) 80c7220035SManish Pandey #define CTX_SPSR_EL3 U(0x10) 81c7220035SManish Pandey #define CTX_ELR_EL3 U(0x18) 82c7220035SManish Pandey #define CTX_PMCR_EL0 U(0x20) 83c7220035SManish Pandey #define CTX_IS_IN_EL3 U(0x28) 84c7220035SManish Pandey #define CTX_MDCR_EL3 U(0x30) 85d04c04a4SManish Pandey /* Constants required in supporting nested exception in EL3 */ 86c7220035SManish Pandey #define CTX_SAVED_ELR_EL3 U(0x38) 87d04c04a4SManish Pandey /* 88d04c04a4SManish Pandey * General purpose flag, to save various EL3 states 89d04c04a4SManish Pandey * FFH mode : Used to identify if handling nested exception 90d04c04a4SManish Pandey * KFH mode : Used as counter value 91d04c04a4SManish Pandey */ 92c7220035SManish Pandey #define CTX_NESTED_EA_FLAG U(0x40) 93f87e54f7SManish Pandey #if FFH_SUPPORT 94c7220035SManish Pandey #define CTX_SAVED_ESR_EL3 U(0x48) 95c7220035SManish Pandey #define CTX_SAVED_SPSR_EL3 U(0x50) 96c7220035SManish Pandey #define CTX_SAVED_GPREG_LR U(0x58) 97c7220035SManish Pandey #define CTX_DOUBLE_FAULT_ESR U(0x60) 98123002f9SJayanth Dodderi Chidanand #define CTX_EL3STATE_END U(0x70) /* Align to the next 16 byte boundary */ 99d04c04a4SManish Pandey #else 100d04c04a4SManish Pandey #define CTX_EL3STATE_END U(0x50) /* Align to the next 16 byte boundary */ 101ac4f6aafSArvind Ram Prakash #endif /* FFH_SUPPORT */ 102532ed618SSoby Mathew 103532ed618SSoby Mathew 1044d1ccf0eSAntonio Nino Diaz /******************************************************************************* 1054d1ccf0eSAntonio Nino Diaz * Registers related to CVE-2018-3639 1064d1ccf0eSAntonio Nino Diaz ******************************************************************************/ 1073e840ec8SMadhukar Pappireddy #define CTX_CVE_2018_3639_OFFSET (CTX_EL3STATE_OFFSET + CTX_EL3STATE_END) 108fe007b2eSDimitris Papastamos #define CTX_CVE_2018_3639_DISABLE U(0) 109fe007b2eSDimitris Papastamos #define CTX_CVE_2018_3639_END U(0x10) /* Align to the next 16 byte boundary */ 110fe007b2eSDimitris Papastamos 1115283962eSAntonio Nino Diaz /******************************************************************************* 11259b7c0a0SJayanth Dodderi Chidanand * Registers related to ERRATA_SPECULATIVE_AT 11359b7c0a0SJayanth Dodderi Chidanand * 11459b7c0a0SJayanth Dodderi Chidanand * This is essential as with EL1 and EL2 context registers being decoupled, 11559b7c0a0SJayanth Dodderi Chidanand * both will not be present for a given build configuration. 11659b7c0a0SJayanth Dodderi Chidanand * As ERRATA_SPECULATIVE_AT errata requires SCTLR_EL1 and TCR_EL1 registers 11759b7c0a0SJayanth Dodderi Chidanand * independent of the above logic, we need explicit context entries to be 11859b7c0a0SJayanth Dodderi Chidanand * reserved for these registers. 11959b7c0a0SJayanth Dodderi Chidanand * 12059b7c0a0SJayanth Dodderi Chidanand * NOTE: Based on this we end up with following different configurations depending 12159b7c0a0SJayanth Dodderi Chidanand * on the presence of errata and inclusion of EL1 or EL2 context. 12259b7c0a0SJayanth Dodderi Chidanand * 12359b7c0a0SJayanth Dodderi Chidanand * ============================================================================ 12459b7c0a0SJayanth Dodderi Chidanand * | ERRATA_SPECULATIVE_AT | EL1 context| Memory allocation(Sctlr_el1,Tcr_el1)| 12559b7c0a0SJayanth Dodderi Chidanand * ============================================================================ 12659b7c0a0SJayanth Dodderi Chidanand * | 0 | 0 | None | 12759b7c0a0SJayanth Dodderi Chidanand * | 0 | 1 | EL1 C-Context structure | 12859b7c0a0SJayanth Dodderi Chidanand * | 1 | 0 | Errata Context Offset Entries | 12959b7c0a0SJayanth Dodderi Chidanand * | 1 | 1 | Errata Context Offset Entries | 13059b7c0a0SJayanth Dodderi Chidanand * ============================================================================ 13159b7c0a0SJayanth Dodderi Chidanand * 13259b7c0a0SJayanth Dodderi Chidanand * In the above table, when ERRATA_SPECULATIVE_AT=1, EL1_Context=0, it implies 13359b7c0a0SJayanth Dodderi Chidanand * there is only EL2 context and memory for SCTLR_EL1 and TCR_EL1 registers is 13459b7c0a0SJayanth Dodderi Chidanand * reserved explicitly under ERRATA_SPECULATIVE_AT build flag here. 13559b7c0a0SJayanth Dodderi Chidanand * 13659b7c0a0SJayanth Dodderi Chidanand * In situations when EL1_Context=1 and ERRATA_SPECULATIVE_AT=1, since SCTLR_EL1 13759b7c0a0SJayanth Dodderi Chidanand * and TCR_EL1 registers will be modified under errata and it happens at the 13859b7c0a0SJayanth Dodderi Chidanand * early in the codeflow prior to el1 context (save and restore operations), 13959b7c0a0SJayanth Dodderi Chidanand * context memory still will be reserved under the errata logic here explicitly. 14059b7c0a0SJayanth Dodderi Chidanand * These registers will not be part of EL1 context save & restore routines. 14159b7c0a0SJayanth Dodderi Chidanand * 14259b7c0a0SJayanth Dodderi Chidanand * Only when ERRATA_SPECULATIVE_AT=0, EL1_Context=1, for this combination, 14359b7c0a0SJayanth Dodderi Chidanand * SCTLR_EL1 and TCR_EL1 will be part of EL1 context structure (context_el1.h) 14459b7c0a0SJayanth Dodderi Chidanand * ----------------------------------------------------------------------------- 14559b7c0a0SJayanth Dodderi Chidanand ******************************************************************************/ 14659b7c0a0SJayanth Dodderi Chidanand #define CTX_ERRATA_SPEC_AT_OFFSET (CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_END) 14759b7c0a0SJayanth Dodderi Chidanand #if ERRATA_SPECULATIVE_AT 14859b7c0a0SJayanth Dodderi Chidanand #define CTX_ERRATA_SPEC_AT_SCTLR_EL1 U(0x0) 14959b7c0a0SJayanth Dodderi Chidanand #define CTX_ERRATA_SPEC_AT_TCR_EL1 U(0x8) 15059b7c0a0SJayanth Dodderi Chidanand #define CTX_ERRATA_SPEC_AT_END U(0x10) /* Align to the next 16 byte boundary */ 15159b7c0a0SJayanth Dodderi Chidanand #else 15259b7c0a0SJayanth Dodderi Chidanand #define CTX_ERRATA_SPEC_AT_END U(0x0) 15359b7c0a0SJayanth Dodderi Chidanand #endif /* ERRATA_SPECULATIVE_AT */ 15459b7c0a0SJayanth Dodderi Chidanand 15559b7c0a0SJayanth Dodderi Chidanand /******************************************************************************* 1565283962eSAntonio Nino Diaz * Registers related to ARMv8.3-PAuth. 1575283962eSAntonio Nino Diaz ******************************************************************************/ 15859b7c0a0SJayanth Dodderi Chidanand #define CTX_PAUTH_REGS_OFFSET (CTX_ERRATA_SPEC_AT_OFFSET + CTX_ERRATA_SPEC_AT_END) 1595283962eSAntonio Nino Diaz #if CTX_INCLUDE_PAUTH_REGS 1605283962eSAntonio Nino Diaz #define CTX_PACIAKEY_LO U(0x0) 1615283962eSAntonio Nino Diaz #define CTX_PACIAKEY_HI U(0x8) 1625283962eSAntonio Nino Diaz #define CTX_PACIBKEY_LO U(0x10) 1635283962eSAntonio Nino Diaz #define CTX_PACIBKEY_HI U(0x18) 1645283962eSAntonio Nino Diaz #define CTX_PACDAKEY_LO U(0x20) 1655283962eSAntonio Nino Diaz #define CTX_PACDAKEY_HI U(0x28) 1665283962eSAntonio Nino Diaz #define CTX_PACDBKEY_LO U(0x30) 1675283962eSAntonio Nino Diaz #define CTX_PACDBKEY_HI U(0x38) 1685283962eSAntonio Nino Diaz #define CTX_PACGAKEY_LO U(0x40) 1695283962eSAntonio Nino Diaz #define CTX_PACGAKEY_HI U(0x48) 170ed108b56SAlexei Fedorov #define CTX_PAUTH_REGS_END U(0x50) /* Align to the next 16 byte boundary */ 1715283962eSAntonio Nino Diaz #else 1725283962eSAntonio Nino Diaz #define CTX_PAUTH_REGS_END U(0) 1735283962eSAntonio Nino Diaz #endif /* CTX_INCLUDE_PAUTH_REGS */ 1745283962eSAntonio Nino Diaz 175461c0a5dSElizabeth Ho /******************************************************************************* 176461c0a5dSElizabeth Ho * Registers initialised in a per-world context. 177461c0a5dSElizabeth Ho ******************************************************************************/ 178461c0a5dSElizabeth Ho #define CTX_CPTR_EL3 U(0x0) 1790a580b51SBoyan Karatotev #define CTX_MPAM3_EL3 U(0x8) 1800a580b51SBoyan Karatotev #define CTX_PERWORLD_EL3STATE_END U(0x10) 181461c0a5dSElizabeth Ho 182d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 183532ed618SSoby Mathew 184532ed618SSoby Mathew #include <stdint.h> 185532ed618SSoby Mathew 186*34a22a02SBoyan Karatotev #include <assert.h> 187*34a22a02SBoyan Karatotev #include <common/ep_info.h> 18809d40e0eSAntonio Nino Diaz #include <lib/cassert.h> 18909d40e0eSAntonio Nino Diaz 190532ed618SSoby Mathew /* 191532ed618SSoby Mathew * Common constants to help define the 'cpu_context' structure and its 192532ed618SSoby Mathew * members below. 193532ed618SSoby Mathew */ 194030567e6SVarun Wadekar #define DWORD_SHIFT U(3) 195532ed618SSoby Mathew #define DEFINE_REG_STRUCT(name, num_regs) \ 196532ed618SSoby Mathew typedef struct name { \ 1972fe75a2dSZelalem uint64_t ctx_regs[num_regs]; \ 198532ed618SSoby Mathew } __aligned(16) name##_t 199532ed618SSoby Mathew 200532ed618SSoby Mathew /* Constants to determine the size of individual context structures */ 201532ed618SSoby Mathew #define CTX_GPREG_ALL (CTX_GPREGS_END >> DWORD_SHIFT) 202d6af2344SJayanth Dodderi Chidanand 203532ed618SSoby Mathew #define CTX_EL3STATE_ALL (CTX_EL3STATE_END >> DWORD_SHIFT) 204fe007b2eSDimitris Papastamos #define CTX_CVE_2018_3639_ALL (CTX_CVE_2018_3639_END >> DWORD_SHIFT) 20559b7c0a0SJayanth Dodderi Chidanand 20659b7c0a0SJayanth Dodderi Chidanand #if ERRATA_SPECULATIVE_AT 20759b7c0a0SJayanth Dodderi Chidanand #define CTX_ERRATA_SPEC_AT_ALL (CTX_ERRATA_SPEC_AT_END >> DWORD_SHIFT) 20859b7c0a0SJayanth Dodderi Chidanand #endif 2095283962eSAntonio Nino Diaz #if CTX_INCLUDE_PAUTH_REGS 2105283962eSAntonio Nino Diaz # define CTX_PAUTH_REGS_ALL (CTX_PAUTH_REGS_END >> DWORD_SHIFT) 2115283962eSAntonio Nino Diaz #endif 212532ed618SSoby Mathew 213532ed618SSoby Mathew /* 214532ed618SSoby Mathew * AArch64 general purpose register context structure. Usually x0-x18, 215532ed618SSoby Mathew * lr are saved as the compiler is expected to preserve the remaining 216532ed618SSoby Mathew * callee saved registers if used by the C runtime and the assembler 217532ed618SSoby Mathew * does not touch the remaining. But in case of world switch during 218532ed618SSoby Mathew * exception handling, we need to save the callee registers too. 219532ed618SSoby Mathew */ 220532ed618SSoby Mathew DEFINE_REG_STRUCT(gp_regs, CTX_GPREG_ALL); 221532ed618SSoby Mathew 222532ed618SSoby Mathew /* 223532ed618SSoby Mathew * Miscellaneous registers used by EL3 firmware to maintain its state 224532ed618SSoby Mathew * across exception entries and exits 225532ed618SSoby Mathew */ 226532ed618SSoby Mathew DEFINE_REG_STRUCT(el3_state, CTX_EL3STATE_ALL); 227532ed618SSoby Mathew 228fe007b2eSDimitris Papastamos /* Function pointer used by CVE-2018-3639 dynamic mitigation */ 229fe007b2eSDimitris Papastamos DEFINE_REG_STRUCT(cve_2018_3639, CTX_CVE_2018_3639_ALL); 230fe007b2eSDimitris Papastamos 23159b7c0a0SJayanth Dodderi Chidanand /* Registers associated to Errata_Speculative */ 23259b7c0a0SJayanth Dodderi Chidanand #if ERRATA_SPECULATIVE_AT 23359b7c0a0SJayanth Dodderi Chidanand DEFINE_REG_STRUCT(errata_speculative_at, CTX_ERRATA_SPEC_AT_ALL); 23459b7c0a0SJayanth Dodderi Chidanand #endif 23559b7c0a0SJayanth Dodderi Chidanand 2365283962eSAntonio Nino Diaz /* Registers associated to ARMv8.3-PAuth */ 2375283962eSAntonio Nino Diaz #if CTX_INCLUDE_PAUTH_REGS 2385283962eSAntonio Nino Diaz DEFINE_REG_STRUCT(pauth, CTX_PAUTH_REGS_ALL); 2395283962eSAntonio Nino Diaz #endif 2405283962eSAntonio Nino Diaz 241532ed618SSoby Mathew /* 242532ed618SSoby Mathew * Macros to access members of any of the above structures using their 243532ed618SSoby Mathew * offsets 244532ed618SSoby Mathew */ 2452fe75a2dSZelalem #define read_ctx_reg(ctx, offset) ((ctx)->ctx_regs[(offset) >> DWORD_SHIFT]) 2462fe75a2dSZelalem #define write_ctx_reg(ctx, offset, val) (((ctx)->ctx_regs[(offset) >> DWORD_SHIFT]) \ 247ba6e5ca6SJeenu Viswambharan = (uint64_t) (val)) 248532ed618SSoby Mathew 249532ed618SSoby Mathew /* 250c5ea4f8aSZelalem Aweke * Top-level context structure which is used by EL3 firmware to preserve 251c5ea4f8aSZelalem Aweke * the state of a core at the next lower EL in a given security state and 252c5ea4f8aSZelalem Aweke * save enough EL3 meta data to be able to return to that EL and security 253c5ea4f8aSZelalem Aweke * state. The context management library will be used to ensure that 254c5ea4f8aSZelalem Aweke * SP_EL3 always points to an instance of this structure at exception 255c5ea4f8aSZelalem Aweke * entry and exit. 256532ed618SSoby Mathew */ 257532ed618SSoby Mathew typedef struct cpu_context { 258532ed618SSoby Mathew gp_regs_t gpregs_ctx; 259532ed618SSoby Mathew el3_state_t el3state_ctx; 260d6af2344SJayanth Dodderi Chidanand 261fe007b2eSDimitris Papastamos cve_2018_3639_t cve_2018_3639_ctx; 262d6af2344SJayanth Dodderi Chidanand 26359b7c0a0SJayanth Dodderi Chidanand #if ERRATA_SPECULATIVE_AT 26459b7c0a0SJayanth Dodderi Chidanand errata_speculative_at_t errata_speculative_at_ctx; 26559b7c0a0SJayanth Dodderi Chidanand #endif 26659b7c0a0SJayanth Dodderi Chidanand 2675283962eSAntonio Nino Diaz #if CTX_INCLUDE_PAUTH_REGS 2685283962eSAntonio Nino Diaz pauth_t pauth_ctx; 2695283962eSAntonio Nino Diaz #endif 270d6af2344SJayanth Dodderi Chidanand 271a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 272d6af2344SJayanth Dodderi Chidanand el2_sysregs_t el2_sysregs_ctx; 273a0674ab0SJayanth Dodderi Chidanand #else 274a0674ab0SJayanth Dodderi Chidanand /* El1 context should be included only either for IMAGE_BL1, 275a0674ab0SJayanth Dodderi Chidanand * or for IMAGE_BL31 when CTX_INCLUDE_EL2_REGS=0: 276a0674ab0SJayanth Dodderi Chidanand * When SPMD_SPM_AT_SEL2=1, SPMC at S-EL2 takes care of saving 277a0674ab0SJayanth Dodderi Chidanand * and restoring EL1 registers. In this case, BL31 at EL3 can 278a0674ab0SJayanth Dodderi Chidanand * exclude save and restore of EL1 context registers. 279a0674ab0SJayanth Dodderi Chidanand */ 280a0674ab0SJayanth Dodderi Chidanand el1_sysregs_t el1_sysregs_ctx; 281d6af2344SJayanth Dodderi Chidanand #endif 282d6af2344SJayanth Dodderi Chidanand 283c4babc4fSNoah Woo /* TODO: the CACHE_WRITEBACK_GRANULE alignment is not necessary if this is 284c4babc4fSNoah Woo * contained in a per-cpu data structure (i.e. cpu_data_t). 285c4babc4fSNoah Woo */ 286c4babc4fSNoah Woo } __aligned(CACHE_WRITEBACK_GRANULE) cpu_context_t; 287532ed618SSoby Mathew 288461c0a5dSElizabeth Ho /* 289461c0a5dSElizabeth Ho * Per-World Context. 290461c0a5dSElizabeth Ho * It stores registers whose values can be shared across CPUs. 291461c0a5dSElizabeth Ho */ 292461c0a5dSElizabeth Ho typedef struct per_world_context { 293461c0a5dSElizabeth Ho uint64_t ctx_cptr_el3; 294ac4f6aafSArvind Ram Prakash uint64_t ctx_mpam3_el3; 295461c0a5dSElizabeth Ho } per_world_context_t; 296461c0a5dSElizabeth Ho 297*34a22a02SBoyan Karatotev static inline uint8_t get_cpu_context_index(size_t security_state) 298*34a22a02SBoyan Karatotev { 299*34a22a02SBoyan Karatotev if (security_state == SECURE) { 300*34a22a02SBoyan Karatotev return CPU_CONTEXT_SECURE; 301*34a22a02SBoyan Karatotev #if ENABLE_RME 302*34a22a02SBoyan Karatotev } else if (security_state == REALM) { 303*34a22a02SBoyan Karatotev return CPU_CONTEXT_REALM; 304*34a22a02SBoyan Karatotev #endif 305*34a22a02SBoyan Karatotev } else { 306*34a22a02SBoyan Karatotev assert(security_state == NON_SECURE); 307*34a22a02SBoyan Karatotev return CPU_CONTEXT_NS; 308*34a22a02SBoyan Karatotev } 309*34a22a02SBoyan Karatotev } 310*34a22a02SBoyan Karatotev 311*34a22a02SBoyan Karatotev extern per_world_context_t per_world_context[CPU_CONTEXT_NUM]; 312461c0a5dSElizabeth Ho 313532ed618SSoby Mathew /* Macros to access members of the 'cpu_context_t' structure */ 314532ed618SSoby Mathew #define get_el3state_ctx(h) (&((cpu_context_t *) h)->el3state_ctx) 315a0674ab0SJayanth Dodderi Chidanand 316a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 3172825946eSMax Shvetsov #define get_el2_sysregs_ctx(h) (&((cpu_context_t *) h)->el2_sysregs_ctx) 318a0674ab0SJayanth Dodderi Chidanand #else 319a0674ab0SJayanth Dodderi Chidanand #define get_el1_sysregs_ctx(h) (&((cpu_context_t *) h)->el1_sysregs_ctx) 3202825946eSMax Shvetsov #endif 321a0674ab0SJayanth Dodderi Chidanand 322532ed618SSoby Mathew #define get_gpregs_ctx(h) (&((cpu_context_t *) h)->gpregs_ctx) 3236f03bc77SDimitris Papastamos #define get_cve_2018_3639_ctx(h) (&((cpu_context_t *) h)->cve_2018_3639_ctx) 32459b7c0a0SJayanth Dodderi Chidanand 32559b7c0a0SJayanth Dodderi Chidanand #if ERRATA_SPECULATIVE_AT 32659b7c0a0SJayanth Dodderi Chidanand #define get_errata_speculative_at_ctx(h) (&((cpu_context_t *) h)->errata_speculative_at_ctx) 32759b7c0a0SJayanth Dodderi Chidanand #endif 32859b7c0a0SJayanth Dodderi Chidanand 3295283962eSAntonio Nino Diaz #if CTX_INCLUDE_PAUTH_REGS 3305283962eSAntonio Nino Diaz # define get_pauth_ctx(h) (&((cpu_context_t *) h)->pauth_ctx) 3315283962eSAntonio Nino Diaz #endif 332532ed618SSoby Mathew 333532ed618SSoby Mathew /* 334532ed618SSoby Mathew * Compile time assertions related to the 'cpu_context' structure to 335532ed618SSoby Mathew * ensure that the assembler and the compiler view of the offsets of 336532ed618SSoby Mathew * the structure members is the same. 337532ed618SSoby Mathew */ 3389a90d720SElyes Haouas CASSERT(CTX_GPREGS_OFFSET == __builtin_offsetof(cpu_context_t, gpregs_ctx), 339532ed618SSoby Mathew assert_core_context_gp_offset_mismatch); 340d6af2344SJayanth Dodderi Chidanand 341d6af2344SJayanth Dodderi Chidanand CASSERT(CTX_EL3STATE_OFFSET == __builtin_offsetof(cpu_context_t, el3state_ctx), 342d6af2344SJayanth Dodderi Chidanand assert_core_context_el3state_offset_mismatch); 343d6af2344SJayanth Dodderi Chidanand 344d6af2344SJayanth Dodderi Chidanand 3459a90d720SElyes Haouas CASSERT(CTX_CVE_2018_3639_OFFSET == __builtin_offsetof(cpu_context_t, cve_2018_3639_ctx), 346fe007b2eSDimitris Papastamos assert_core_context_cve_2018_3639_offset_mismatch); 347d6af2344SJayanth Dodderi Chidanand 34859b7c0a0SJayanth Dodderi Chidanand #if ERRATA_SPECULATIVE_AT 34959b7c0a0SJayanth Dodderi Chidanand CASSERT(CTX_ERRATA_SPEC_AT_OFFSET == __builtin_offsetof(cpu_context_t, errata_speculative_at_ctx), 35059b7c0a0SJayanth Dodderi Chidanand assert_core_context_errata_speculative_at_offset_mismatch); 35159b7c0a0SJayanth Dodderi Chidanand #endif 35259b7c0a0SJayanth Dodderi Chidanand 3535283962eSAntonio Nino Diaz #if CTX_INCLUDE_PAUTH_REGS 3549a90d720SElyes Haouas CASSERT(CTX_PAUTH_REGS_OFFSET == __builtin_offsetof(cpu_context_t, pauth_ctx), 3555283962eSAntonio Nino Diaz assert_core_context_pauth_offset_mismatch); 356d6af2344SJayanth Dodderi Chidanand #endif /* CTX_INCLUDE_PAUTH_REGS */ 357d6af2344SJayanth Dodderi Chidanand 358532ed618SSoby Mathew /* 359532ed618SSoby Mathew * Helper macro to set the general purpose registers that correspond to 360532ed618SSoby Mathew * parameters in an aapcs_64 call i.e. x0-x7 361532ed618SSoby Mathew */ 362532ed618SSoby Mathew #define set_aapcs_args0(ctx, x0) do { \ 363532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X0, x0); \ 364532ed618SSoby Mathew } while (0) 365532ed618SSoby Mathew #define set_aapcs_args1(ctx, x0, x1) do { \ 366532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X1, x1); \ 367532ed618SSoby Mathew set_aapcs_args0(ctx, x0); \ 368532ed618SSoby Mathew } while (0) 369532ed618SSoby Mathew #define set_aapcs_args2(ctx, x0, x1, x2) do { \ 370532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X2, x2); \ 371532ed618SSoby Mathew set_aapcs_args1(ctx, x0, x1); \ 372532ed618SSoby Mathew } while (0) 373532ed618SSoby Mathew #define set_aapcs_args3(ctx, x0, x1, x2, x3) do { \ 374532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X3, x3); \ 375532ed618SSoby Mathew set_aapcs_args2(ctx, x0, x1, x2); \ 376532ed618SSoby Mathew } while (0) 377532ed618SSoby Mathew #define set_aapcs_args4(ctx, x0, x1, x2, x3, x4) do { \ 378532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X4, x4); \ 379532ed618SSoby Mathew set_aapcs_args3(ctx, x0, x1, x2, x3); \ 380532ed618SSoby Mathew } while (0) 381532ed618SSoby Mathew #define set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5) do { \ 382532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X5, x5); \ 383532ed618SSoby Mathew set_aapcs_args4(ctx, x0, x1, x2, x3, x4); \ 384532ed618SSoby Mathew } while (0) 385532ed618SSoby Mathew #define set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6) do { \ 386532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X6, x6); \ 387532ed618SSoby Mathew set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5); \ 388532ed618SSoby Mathew } while (0) 389532ed618SSoby Mathew #define set_aapcs_args7(ctx, x0, x1, x2, x3, x4, x5, x6, x7) do { \ 390532ed618SSoby Mathew write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X7, x7); \ 391532ed618SSoby Mathew set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6); \ 392532ed618SSoby Mathew } while (0) 393532ed618SSoby Mathew 394532ed618SSoby Mathew /******************************************************************************* 395532ed618SSoby Mathew * Function prototypes 396532ed618SSoby Mathew ******************************************************************************/ 397532ed618SSoby Mathew #if CTX_INCLUDE_FPREGS 398308ebfa1SMadhukar Pappireddy void fpregs_context_save(simd_regs_t *regs); 399308ebfa1SMadhukar Pappireddy void fpregs_context_restore(simd_regs_t *regs); 400532ed618SSoby Mathew #endif 401532ed618SSoby Mathew 402a0674ab0SJayanth Dodderi Chidanand /******************************************************************************* 403a0674ab0SJayanth Dodderi Chidanand * The next four inline functions are required for IMAGE_BL1, as well as for 404a0674ab0SJayanth Dodderi Chidanand * IMAGE_BL31 for the below combinations. 405a0674ab0SJayanth Dodderi Chidanand * ============================================================================ 406a0674ab0SJayanth Dodderi Chidanand * | ERRATA_SPECULATIVE_AT| CTX_INCLUDE_EL2_REGS | Combination | 407a0674ab0SJayanth Dodderi Chidanand * ============================================================================ 408a0674ab0SJayanth Dodderi Chidanand * | 0 | 0 | Valid (EL1 ctx) | 409a0674ab0SJayanth Dodderi Chidanand * |______________________|______________________|____________________________| 410a0674ab0SJayanth Dodderi Chidanand * | | | Invalid (No Errata/EL1 Ctx)| 411a0674ab0SJayanth Dodderi Chidanand * | 0 | 1 | Hence commented out. | 412a0674ab0SJayanth Dodderi Chidanand * |______________________|______________________|____________________________| 413a0674ab0SJayanth Dodderi Chidanand * | | | | 414a0674ab0SJayanth Dodderi Chidanand * | 1 | 0 | Valid (Errata ctx) | 415a0674ab0SJayanth Dodderi Chidanand * |______________________|______________________|____________________________| 416a0674ab0SJayanth Dodderi Chidanand * | | | | 417a0674ab0SJayanth Dodderi Chidanand * | 1 | 1 | Valid (Errata ctx) | 418a0674ab0SJayanth Dodderi Chidanand * |______________________|______________________|____________________________| 419a0674ab0SJayanth Dodderi Chidanand * ============================================================================ 420a0674ab0SJayanth Dodderi Chidanand ******************************************************************************/ 421a0674ab0SJayanth Dodderi Chidanand #if (IMAGE_BL1 || ((ERRATA_SPECULATIVE_AT) || (!CTX_INCLUDE_EL2_REGS))) 422a0674ab0SJayanth Dodderi Chidanand 423a0d9a973SJayanth Dodderi Chidanand static inline void write_ctx_sctlr_el1_reg_errata(cpu_context_t *ctx, u_register_t val) 424a0d9a973SJayanth Dodderi Chidanand { 425a0d9a973SJayanth Dodderi Chidanand #if (ERRATA_SPECULATIVE_AT) 426a0d9a973SJayanth Dodderi Chidanand write_ctx_reg(get_errata_speculative_at_ctx(ctx), 427a0d9a973SJayanth Dodderi Chidanand CTX_ERRATA_SPEC_AT_SCTLR_EL1, val); 428a0d9a973SJayanth Dodderi Chidanand #else 429a0d9a973SJayanth Dodderi Chidanand write_el1_ctx_common(get_el1_sysregs_ctx(ctx), sctlr_el1, val); 430a0d9a973SJayanth Dodderi Chidanand #endif /* ERRATA_SPECULATIVE_AT */ 431a0d9a973SJayanth Dodderi Chidanand } 432a0d9a973SJayanth Dodderi Chidanand 433a0d9a973SJayanth Dodderi Chidanand static inline void write_ctx_tcr_el1_reg_errata(cpu_context_t *ctx, u_register_t val) 434a0d9a973SJayanth Dodderi Chidanand { 435a0d9a973SJayanth Dodderi Chidanand #if (ERRATA_SPECULATIVE_AT) 436a0d9a973SJayanth Dodderi Chidanand write_ctx_reg(get_errata_speculative_at_ctx(ctx), 437a0d9a973SJayanth Dodderi Chidanand CTX_ERRATA_SPEC_AT_TCR_EL1, val); 438a0d9a973SJayanth Dodderi Chidanand #else 439a0d9a973SJayanth Dodderi Chidanand write_el1_ctx_common(get_el1_sysregs_ctx(ctx), tcr_el1, val); 440a0d9a973SJayanth Dodderi Chidanand #endif /* ERRATA_SPECULATIVE_AT */ 441a0d9a973SJayanth Dodderi Chidanand } 442a0d9a973SJayanth Dodderi Chidanand 443a0d9a973SJayanth Dodderi Chidanand static inline u_register_t read_ctx_sctlr_el1_reg_errata(cpu_context_t *ctx) 444a0d9a973SJayanth Dodderi Chidanand { 445a0d9a973SJayanth Dodderi Chidanand #if (ERRATA_SPECULATIVE_AT) 446a0d9a973SJayanth Dodderi Chidanand return read_ctx_reg(get_errata_speculative_at_ctx(ctx), 447a0d9a973SJayanth Dodderi Chidanand CTX_ERRATA_SPEC_AT_SCTLR_EL1); 448a0d9a973SJayanth Dodderi Chidanand #else 449a0d9a973SJayanth Dodderi Chidanand return read_el1_ctx_common(get_el1_sysregs_ctx(ctx), sctlr_el1); 450a0d9a973SJayanth Dodderi Chidanand #endif /* ERRATA_SPECULATIVE_AT */ 451a0d9a973SJayanth Dodderi Chidanand } 452a0d9a973SJayanth Dodderi Chidanand 453a0d9a973SJayanth Dodderi Chidanand static inline u_register_t read_ctx_tcr_el1_reg_errata(cpu_context_t *ctx) 454a0d9a973SJayanth Dodderi Chidanand { 455a0d9a973SJayanth Dodderi Chidanand #if (ERRATA_SPECULATIVE_AT) 456a0d9a973SJayanth Dodderi Chidanand return read_ctx_reg(get_errata_speculative_at_ctx(ctx), 457a0d9a973SJayanth Dodderi Chidanand CTX_ERRATA_SPEC_AT_TCR_EL1); 458a0d9a973SJayanth Dodderi Chidanand #else 459a0d9a973SJayanth Dodderi Chidanand return read_el1_ctx_common(get_el1_sysregs_ctx(ctx), tcr_el1); 460a0d9a973SJayanth Dodderi Chidanand #endif /* ERRATA_SPECULATIVE_AT */ 461a0d9a973SJayanth Dodderi Chidanand } 462a0d9a973SJayanth Dodderi Chidanand 463a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1 || ((ERRATA_SPECULATIVE_AT) || (!CTX_INCLUDE_EL2_REGS))) */ 464a0674ab0SJayanth Dodderi Chidanand 465d5dfdeb6SJulius Werner #endif /* __ASSEMBLER__ */ 466532ed618SSoby Mathew 467a0fee747SAntonio Nino Diaz #endif /* CONTEXT_H */ 468