xref: /rk3399_ARM-atf/include/lib/cpus/aarch64/cpu_macros.S (revision da04341ed52d214139fe2d16667ef5b58c38e502)
1add40351SSoby Mathew/*
29b2510b6SBipin Ravi * Copyright (c) 2014-2022, ARM Limited and Contributors. All rights reserved.
3add40351SSoby Mathew *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
5add40351SSoby Mathew */
6c3cf06f1SAntonio Nino Diaz#ifndef CPU_MACROS_S
7c3cf06f1SAntonio Nino Diaz#define CPU_MACROS_S
8add40351SSoby Mathew
9add40351SSoby Mathew#include <arch.h>
10ff6f62e1SAntonio Nino Diaz#include <assert_macros.S>
1109d40e0eSAntonio Nino Diaz#include <lib/cpus/errata_report.h>
12add40351SSoby Mathew
13add40351SSoby Mathew#define CPU_IMPL_PN_MASK	(MIDR_IMPL_MASK << MIDR_IMPL_SHIFT) | \
14add40351SSoby Mathew				(MIDR_PN_MASK << MIDR_PN_SHIFT)
15add40351SSoby Mathew
165dd9dbb5SJeenu Viswambharan/* The number of CPU operations allowed */
175dd9dbb5SJeenu Viswambharan#define CPU_MAX_PWR_DWN_OPS		2
185dd9dbb5SJeenu Viswambharan
195dd9dbb5SJeenu Viswambharan/* Special constant to specify that CPU has no reset function */
205dd9dbb5SJeenu Viswambharan#define CPU_NO_RESET_FUNC		0
215dd9dbb5SJeenu Viswambharan
22fe007b2eSDimitris Papastamos#define CPU_NO_EXTRA1_FUNC		0
23fe007b2eSDimitris Papastamos#define CPU_NO_EXTRA2_FUNC		0
249b2510b6SBipin Ravi#define CPU_NO_EXTRA3_FUNC		0
25fe007b2eSDimitris Papastamos
265dd9dbb5SJeenu Viswambharan/* Word size for 64-bit CPUs */
275dd9dbb5SJeenu Viswambharan#define CPU_WORD_SIZE			8
285dd9dbb5SJeenu Viswambharan
29add40351SSoby Mathew/*
3010bcd761SJeenu Viswambharan * Whether errata status needs reporting. Errata status is printed in debug
3110bcd761SJeenu Viswambharan * builds for both BL1 and BL31 images.
3210bcd761SJeenu Viswambharan */
3310bcd761SJeenu Viswambharan#if (defined(IMAGE_BL1) || defined(IMAGE_BL31)) && DEBUG
3410bcd761SJeenu Viswambharan# define REPORT_ERRATA	1
3510bcd761SJeenu Viswambharan#else
3610bcd761SJeenu Viswambharan# define REPORT_ERRATA	0
3710bcd761SJeenu Viswambharan#endif
3810bcd761SJeenu Viswambharan
39f21b9f6dSRoberto Vargas
40f21b9f6dSRoberto Vargas	.equ	CPU_MIDR_SIZE, CPU_WORD_SIZE
41f21b9f6dSRoberto Vargas	.equ	CPU_EXTRA1_FUNC_SIZE, CPU_WORD_SIZE
42f21b9f6dSRoberto Vargas	.equ	CPU_EXTRA2_FUNC_SIZE, CPU_WORD_SIZE
439b2510b6SBipin Ravi	.equ	CPU_EXTRA3_FUNC_SIZE, CPU_WORD_SIZE
4480942622Slaurenw-arm	.equ	CPU_E_HANDLER_FUNC_SIZE, CPU_WORD_SIZE
45f21b9f6dSRoberto Vargas	.equ	CPU_RESET_FUNC_SIZE, CPU_WORD_SIZE
46f21b9f6dSRoberto Vargas	.equ	CPU_PWR_DWN_OPS_SIZE, CPU_WORD_SIZE * CPU_MAX_PWR_DWN_OPS
47f21b9f6dSRoberto Vargas	.equ	CPU_ERRATA_FUNC_SIZE, CPU_WORD_SIZE
48f21b9f6dSRoberto Vargas	.equ	CPU_ERRATA_LOCK_SIZE, CPU_WORD_SIZE
49f21b9f6dSRoberto Vargas	.equ	CPU_ERRATA_PRINTED_SIZE, CPU_WORD_SIZE
50f21b9f6dSRoberto Vargas	.equ	CPU_REG_DUMP_SIZE, CPU_WORD_SIZE
51f21b9f6dSRoberto Vargas
52f21b9f6dSRoberto Vargas#ifndef IMAGE_AT_EL3
53f21b9f6dSRoberto Vargas	.equ	CPU_RESET_FUNC_SIZE, 0
54f21b9f6dSRoberto Vargas#endif
55f21b9f6dSRoberto Vargas
56f21b9f6dSRoberto Vargas/* The power down core and cluster is needed only in BL31 */
57f21b9f6dSRoberto Vargas#ifndef IMAGE_BL31
58f21b9f6dSRoberto Vargas	.equ	CPU_PWR_DWN_OPS_SIZE, 0
59f21b9f6dSRoberto Vargas#endif
60f21b9f6dSRoberto Vargas
61f21b9f6dSRoberto Vargas/* Fields required to print errata status. */
62f21b9f6dSRoberto Vargas#if !REPORT_ERRATA
63f21b9f6dSRoberto Vargas	.equ	CPU_ERRATA_FUNC_SIZE, 0
64f21b9f6dSRoberto Vargas#endif
65f21b9f6dSRoberto Vargas
66f21b9f6dSRoberto Vargas/* Only BL31 requieres mutual exclusion and printed flag.  */
67f21b9f6dSRoberto Vargas#if !(REPORT_ERRATA && defined(IMAGE_BL31))
68f21b9f6dSRoberto Vargas	.equ	CPU_ERRATA_LOCK_SIZE, 0
69f21b9f6dSRoberto Vargas	.equ	CPU_ERRATA_PRINTED_SIZE, 0
70f21b9f6dSRoberto Vargas#endif
71f21b9f6dSRoberto Vargas
72f21b9f6dSRoberto Vargas#if !defined(IMAGE_BL31) || !CRASH_REPORTING
73f21b9f6dSRoberto Vargas	.equ	CPU_REG_DUMP_SIZE, 0
74f21b9f6dSRoberto Vargas#endif
75f21b9f6dSRoberto Vargas
7610bcd761SJeenu Viswambharan/*
77add40351SSoby Mathew * Define the offsets to the fields in cpu_ops structure.
78f21b9f6dSRoberto Vargas * Every offset is defined based in the offset and size of the previous
79f21b9f6dSRoberto Vargas * field.
80add40351SSoby Mathew */
81f21b9f6dSRoberto Vargas	.equ	CPU_MIDR, 0
82f21b9f6dSRoberto Vargas	.equ	CPU_RESET_FUNC, CPU_MIDR + CPU_MIDR_SIZE
83f21b9f6dSRoberto Vargas	.equ	CPU_EXTRA1_FUNC, CPU_RESET_FUNC + CPU_RESET_FUNC_SIZE
84f21b9f6dSRoberto Vargas	.equ	CPU_EXTRA2_FUNC, CPU_EXTRA1_FUNC + CPU_EXTRA1_FUNC_SIZE
859b2510b6SBipin Ravi	.equ	CPU_EXTRA3_FUNC, CPU_EXTRA2_FUNC + CPU_EXTRA2_FUNC_SIZE
869b2510b6SBipin Ravi	.equ	CPU_E_HANDLER_FUNC, CPU_EXTRA3_FUNC + CPU_EXTRA3_FUNC_SIZE
8780942622Slaurenw-arm	.equ	CPU_PWR_DWN_OPS, CPU_E_HANDLER_FUNC + CPU_E_HANDLER_FUNC_SIZE
88f21b9f6dSRoberto Vargas	.equ	CPU_ERRATA_FUNC, CPU_PWR_DWN_OPS + CPU_PWR_DWN_OPS_SIZE
89f21b9f6dSRoberto Vargas	.equ	CPU_ERRATA_LOCK, CPU_ERRATA_FUNC + CPU_ERRATA_FUNC_SIZE
90f21b9f6dSRoberto Vargas	.equ	CPU_ERRATA_PRINTED, CPU_ERRATA_LOCK + CPU_ERRATA_LOCK_SIZE
91f21b9f6dSRoberto Vargas	.equ	CPU_REG_DUMP, CPU_ERRATA_PRINTED + CPU_ERRATA_PRINTED_SIZE
92f21b9f6dSRoberto Vargas	.equ	CPU_OPS_SIZE, CPU_REG_DUMP + CPU_REG_DUMP_SIZE
93add40351SSoby Mathew
94add40351SSoby Mathew	/*
955dd9dbb5SJeenu Viswambharan	 * Write given expressions as quad words
965dd9dbb5SJeenu Viswambharan	 *
975dd9dbb5SJeenu Viswambharan	 * _count:
985dd9dbb5SJeenu Viswambharan	 *	Write at least _count quad words. If the given number of
995dd9dbb5SJeenu Viswambharan	 *	expressions is less than _count, repeat the last expression to
1005dd9dbb5SJeenu Viswambharan	 *	fill _count quad words in total
1015dd9dbb5SJeenu Viswambharan	 * _rest:
1025dd9dbb5SJeenu Viswambharan	 *	Optional list of expressions. _this is for parameter extraction
1035dd9dbb5SJeenu Viswambharan	 *	only, and has no significance to the caller
1045dd9dbb5SJeenu Viswambharan	 *
1055dd9dbb5SJeenu Viswambharan	 * Invoked as:
1065dd9dbb5SJeenu Viswambharan	 *	fill_constants 2, foo, bar, blah, ...
107add40351SSoby Mathew	 */
1085dd9dbb5SJeenu Viswambharan	.macro fill_constants _count:req, _this, _rest:vararg
1095dd9dbb5SJeenu Viswambharan	  .ifgt \_count
1105dd9dbb5SJeenu Viswambharan	    /* Write the current expression */
1115dd9dbb5SJeenu Viswambharan	    .ifb \_this
1125dd9dbb5SJeenu Viswambharan	      .error "Nothing to fill"
1135dd9dbb5SJeenu Viswambharan	    .endif
1145dd9dbb5SJeenu Viswambharan	    .quad \_this
1155dd9dbb5SJeenu Viswambharan
1165dd9dbb5SJeenu Viswambharan	    /* Invoke recursively for remaining expressions */
1175dd9dbb5SJeenu Viswambharan	    .ifnb \_rest
1185dd9dbb5SJeenu Viswambharan	      fill_constants \_count-1, \_rest
1195dd9dbb5SJeenu Viswambharan	    .else
1205dd9dbb5SJeenu Viswambharan	      fill_constants \_count-1, \_this
1215dd9dbb5SJeenu Viswambharan	    .endif
1225dd9dbb5SJeenu Viswambharan	  .endif
1235dd9dbb5SJeenu Viswambharan	.endm
1245dd9dbb5SJeenu Viswambharan
1255dd9dbb5SJeenu Viswambharan	/*
1265dd9dbb5SJeenu Viswambharan	 * Declare CPU operations
1275dd9dbb5SJeenu Viswambharan	 *
1285dd9dbb5SJeenu Viswambharan	 * _name:
1295dd9dbb5SJeenu Viswambharan	 *	Name of the CPU for which operations are being specified
1305dd9dbb5SJeenu Viswambharan	 * _midr:
1315dd9dbb5SJeenu Viswambharan	 *	Numeric value expected to read from CPU's MIDR
1325dd9dbb5SJeenu Viswambharan	 * _resetfunc:
1335dd9dbb5SJeenu Viswambharan	 *	Reset function for the CPU. If there's no CPU reset function,
1345dd9dbb5SJeenu Viswambharan	 *	specify CPU_NO_RESET_FUNC
135a205a56eSDimitris Papastamos	 * _extra1:
136a205a56eSDimitris Papastamos	 *	This is a placeholder for future per CPU operations.  Currently,
137a205a56eSDimitris Papastamos	 *	some CPUs use this entry to set a test function to determine if
138a205a56eSDimitris Papastamos	 *	the workaround for CVE-2017-5715 needs to be applied or not.
139fe007b2eSDimitris Papastamos	 * _extra2:
140fe007b2eSDimitris Papastamos	 *	This is a placeholder for future per CPU operations. Currently
141fe007b2eSDimitris Papastamos	 *	some CPUs use this entry to set a function to disable the
142fe007b2eSDimitris Papastamos	 *	workaround for CVE-2018-3639.
1439b2510b6SBipin Ravi	 * _extra3:
1449b2510b6SBipin Ravi	 *	This is a placeholder for future per CPU operations. Currently,
1459b2510b6SBipin Ravi	 *	some CPUs use this entry to set a test function to determine if
1469b2510b6SBipin Ravi	 *	the workaround for CVE-2022-23960 needs to be applied or not.
14780942622Slaurenw-arm	 * _e_handler:
14880942622Slaurenw-arm	 *	This is a placeholder for future per CPU exception handlers.
1495dd9dbb5SJeenu Viswambharan	 * _power_down_ops:
1505dd9dbb5SJeenu Viswambharan	 *	Comma-separated list of functions to perform power-down
1515dd9dbb5SJeenu Viswambharan	 *	operatios on the CPU. At least one, and up to
1525dd9dbb5SJeenu Viswambharan	 *	CPU_MAX_PWR_DWN_OPS number of functions may be specified.
1535dd9dbb5SJeenu Viswambharan	 *	Starting at power level 0, these functions shall handle power
1545dd9dbb5SJeenu Viswambharan	 *	down at subsequent power levels. If there aren't exactly
1555dd9dbb5SJeenu Viswambharan	 *	CPU_MAX_PWR_DWN_OPS functions, the last specified one will be
1565dd9dbb5SJeenu Viswambharan	 *	used to handle power down at subsequent levels
1575dd9dbb5SJeenu Viswambharan	 */
158a205a56eSDimitris Papastamos	.macro declare_cpu_ops_base _name:req, _midr:req, _resetfunc:req, \
1599b2510b6SBipin Ravi		_extra1:req, _extra2:req, _extra3:req, _e_handler:req, _power_down_ops:vararg
160*da04341eSChris Kay	.section .cpu_ops, "a"
1615dd9dbb5SJeenu Viswambharan	.align 3
162add40351SSoby Mathew	.type cpu_ops_\_name, %object
163add40351SSoby Mathew	.quad \_midr
164b1d27b48SRoberto Vargas#if defined(IMAGE_AT_EL3)
1655dd9dbb5SJeenu Viswambharan	.quad \_resetfunc
166add40351SSoby Mathew#endif
167a205a56eSDimitris Papastamos	.quad \_extra1
168fe007b2eSDimitris Papastamos	.quad \_extra2
1699b2510b6SBipin Ravi	.quad \_extra3
17080942622Slaurenw-arm	.quad \_e_handler
1713d8256b2SMasahiro Yamada#ifdef IMAGE_BL31
1725dd9dbb5SJeenu Viswambharan	/* Insert list of functions */
1735dd9dbb5SJeenu Viswambharan	fill_constants CPU_MAX_PWR_DWN_OPS, \_power_down_ops
174add40351SSoby Mathew#endif
17510bcd761SJeenu Viswambharan
17610bcd761SJeenu Viswambharan#if REPORT_ERRATA
17710bcd761SJeenu Viswambharan	.ifndef \_name\()_cpu_str
17810bcd761SJeenu Viswambharan	  /*
17910bcd761SJeenu Viswambharan	   * Place errata reported flag, and the spinlock to arbitrate access to
18010bcd761SJeenu Viswambharan	   * it in the data section.
18110bcd761SJeenu Viswambharan	   */
18210bcd761SJeenu Viswambharan	  .pushsection .data
18310bcd761SJeenu Viswambharan	  define_asm_spinlock \_name\()_errata_lock
18410bcd761SJeenu Viswambharan	  \_name\()_errata_reported:
18510bcd761SJeenu Viswambharan	  .word	0
18610bcd761SJeenu Viswambharan	  .popsection
18710bcd761SJeenu Viswambharan
18810bcd761SJeenu Viswambharan	  /* Place CPU string in rodata */
18910bcd761SJeenu Viswambharan	  .pushsection .rodata
19010bcd761SJeenu Viswambharan	  \_name\()_cpu_str:
19110bcd761SJeenu Viswambharan	  .asciz "\_name"
19210bcd761SJeenu Viswambharan	  .popsection
19310bcd761SJeenu Viswambharan	.endif
19410bcd761SJeenu Viswambharan
19510bcd761SJeenu Viswambharan	/*
19612af5ed4SSoby Mathew	 * Mandatory errata status printing function for CPUs of
19710bcd761SJeenu Viswambharan	 * this class.
19810bcd761SJeenu Viswambharan	 */
19910bcd761SJeenu Viswambharan	.quad \_name\()_errata_report
20010bcd761SJeenu Viswambharan
20110bcd761SJeenu Viswambharan#ifdef IMAGE_BL31
20210bcd761SJeenu Viswambharan	/* Pointers to errata lock and reported flag */
20310bcd761SJeenu Viswambharan	.quad \_name\()_errata_lock
20410bcd761SJeenu Viswambharan	.quad \_name\()_errata_reported
20510bcd761SJeenu Viswambharan#endif
20610bcd761SJeenu Viswambharan#endif
20710bcd761SJeenu Viswambharan
2083d8256b2SMasahiro Yamada#if defined(IMAGE_BL31) && CRASH_REPORTING
209d3f70af6SSoby Mathew	.quad \_name\()_cpu_reg_dump
210d3f70af6SSoby Mathew#endif
211add40351SSoby Mathew	.endm
212e2bf57f8SDan Handley
213a205a56eSDimitris Papastamos	.macro declare_cpu_ops _name:req, _midr:req, _resetfunc:req, \
214a205a56eSDimitris Papastamos		_power_down_ops:vararg
2159b2510b6SBipin Ravi		declare_cpu_ops_base \_name, \_midr, \_resetfunc, 0, 0, 0, 0, \
216a205a56eSDimitris Papastamos			\_power_down_ops
217a205a56eSDimitris Papastamos	.endm
218a205a56eSDimitris Papastamos
21980942622Slaurenw-arm	.macro declare_cpu_ops_eh _name:req, _midr:req, _resetfunc:req, \
22080942622Slaurenw-arm		_e_handler:req, _power_down_ops:vararg
22180942622Slaurenw-arm		declare_cpu_ops_base \_name, \_midr, \_resetfunc, \
2229b2510b6SBipin Ravi			0, 0, 0, \_e_handler, \_power_down_ops
22380942622Slaurenw-arm	.endm
22480942622Slaurenw-arm
225fe007b2eSDimitris Papastamos	.macro declare_cpu_ops_wa _name:req, _midr:req, \
226fe007b2eSDimitris Papastamos		_resetfunc:req, _extra1:req, _extra2:req, \
2279b2510b6SBipin Ravi		_extra3:req, _power_down_ops:vararg
228a205a56eSDimitris Papastamos		declare_cpu_ops_base \_name, \_midr, \_resetfunc, \
2299b2510b6SBipin Ravi			\_extra1, \_extra2, \_extra3, 0, \_power_down_ops
230a205a56eSDimitris Papastamos	.endm
231a205a56eSDimitris Papastamos
23210bcd761SJeenu Viswambharan#if REPORT_ERRATA
23310bcd761SJeenu Viswambharan	/*
23410bcd761SJeenu Viswambharan	 * Print status of a CPU errata
23510bcd761SJeenu Viswambharan	 *
23610bcd761SJeenu Viswambharan	 * _chosen:
23710bcd761SJeenu Viswambharan	 *	Identifier indicating whether or not a CPU errata has been
23810bcd761SJeenu Viswambharan	 *	compiled in.
23910bcd761SJeenu Viswambharan	 * _cpu:
24010bcd761SJeenu Viswambharan	 *	Name of the CPU
24110bcd761SJeenu Viswambharan	 * _id:
24210bcd761SJeenu Viswambharan	 *	Errata identifier
24310bcd761SJeenu Viswambharan	 * _rev_var:
24410bcd761SJeenu Viswambharan	 *	Register containing the combined value CPU revision and variant
24510bcd761SJeenu Viswambharan	 *	- typically the return value of cpu_get_rev_var
24610bcd761SJeenu Viswambharan	 */
24710bcd761SJeenu Viswambharan	.macro report_errata _chosen, _cpu, _id, _rev_var=x8
24810bcd761SJeenu Viswambharan	/* Stash a string with errata ID */
24910bcd761SJeenu Viswambharan	.pushsection .rodata
25010bcd761SJeenu Viswambharan	\_cpu\()_errata_\_id\()_str:
25110bcd761SJeenu Viswambharan	.asciz	"\_id"
25210bcd761SJeenu Viswambharan	.popsection
25310bcd761SJeenu Viswambharan
25410bcd761SJeenu Viswambharan	/* Check whether errata applies */
25510bcd761SJeenu Viswambharan	mov	x0, \_rev_var
2569ec3921cSJonathan Wright	/* Shall clobber: x0-x7 */
25710bcd761SJeenu Viswambharan	bl	check_errata_\_id
25810bcd761SJeenu Viswambharan
25910bcd761SJeenu Viswambharan	.ifeq \_chosen
26010bcd761SJeenu Viswambharan	/*
26110bcd761SJeenu Viswambharan	 * Errata workaround has not been compiled in. If the errata would have
26210bcd761SJeenu Viswambharan	 * applied had it been compiled in, print its status as missing.
26310bcd761SJeenu Viswambharan	 */
26410bcd761SJeenu Viswambharan	cbz	x0, 900f
26510bcd761SJeenu Viswambharan	mov	x0, #ERRATA_MISSING
26610bcd761SJeenu Viswambharan	.endif
26710bcd761SJeenu Viswambharan900:
26810bcd761SJeenu Viswambharan	adr	x1, \_cpu\()_cpu_str
26910bcd761SJeenu Viswambharan	adr	x2, \_cpu\()_errata_\_id\()_str
27010bcd761SJeenu Viswambharan	bl	errata_print_msg
27110bcd761SJeenu Viswambharan	.endm
27210bcd761SJeenu Viswambharan#endif
27310bcd761SJeenu Viswambharan
2743991a6a4SDimitris Papastamos	/*
2753991a6a4SDimitris Papastamos	 * This macro is used on some CPUs to detect if they are vulnerable
2763991a6a4SDimitris Papastamos	 * to CVE-2017-5715.
2773991a6a4SDimitris Papastamos	 */
2783991a6a4SDimitris Papastamos	.macro	cpu_check_csv2 _reg _label
2793991a6a4SDimitris Papastamos	mrs	\_reg, id_aa64pfr0_el1
2803991a6a4SDimitris Papastamos	ubfx	\_reg, \_reg, #ID_AA64PFR0_CSV2_SHIFT, #ID_AA64PFR0_CSV2_LENGTH
2813991a6a4SDimitris Papastamos	/*
282ff6f62e1SAntonio Nino Diaz	 * If the field equals 1, branch targets trained in one context cannot
283ff6f62e1SAntonio Nino Diaz	 * affect speculative execution in a different context.
284ff6f62e1SAntonio Nino Diaz	 *
285ff6f62e1SAntonio Nino Diaz	 * If the field equals 2, it means that the system is also aware of
286ff6f62e1SAntonio Nino Diaz	 * SCXTNUM_ELx register contexts. We aren't using them in the TF, so we
287ff6f62e1SAntonio Nino Diaz	 * expect users of the registers to do the right thing.
288ff6f62e1SAntonio Nino Diaz	 *
289ff6f62e1SAntonio Nino Diaz	 * Only apply mitigations if the value of this field is 0.
2903991a6a4SDimitris Papastamos	 */
291ff6f62e1SAntonio Nino Diaz#if ENABLE_ASSERTIONS
292ff6f62e1SAntonio Nino Diaz	cmp	\_reg, #3 /* Only values 0 to 2 are expected */
293ff6f62e1SAntonio Nino Diaz	ASM_ASSERT(lo)
294ff6f62e1SAntonio Nino Diaz#endif
295ff6f62e1SAntonio Nino Diaz
296ff6f62e1SAntonio Nino Diaz	cmp	\_reg, #0
297ff6f62e1SAntonio Nino Diaz	bne	\_label
2983991a6a4SDimitris Papastamos	.endm
299da3b038fSDeepak Pandey
300da3b038fSDeepak Pandey	/*
301da3b038fSDeepak Pandey	 * Helper macro that reads the part number of the current
302da3b038fSDeepak Pandey	 * CPU and jumps to the given label if it matches the CPU
303da3b038fSDeepak Pandey	 * MIDR provided.
304da3b038fSDeepak Pandey	 *
305da3b038fSDeepak Pandey	 * Clobbers x0.
306da3b038fSDeepak Pandey	 */
307da3b038fSDeepak Pandey	.macro  jump_if_cpu_midr _cpu_midr, _label
308da3b038fSDeepak Pandey	mrs	x0, midr_el1
309da3b038fSDeepak Pandey	ubfx	x0, x0, MIDR_PN_SHIFT, #12
310da3b038fSDeepak Pandey	cmp	w0, #((\_cpu_midr >> MIDR_PN_SHIFT) & MIDR_PN_MASK)
311da3b038fSDeepak Pandey	b.eq	\_label
312da3b038fSDeepak Pandey	.endm
313c3cf06f1SAntonio Nino Diaz
314c3cf06f1SAntonio Nino Diaz#endif /* CPU_MACROS_S */
315