xref: /rk3399_ARM-atf/include/lib/cpus/aarch64/cpu_macros.S (revision bdaf0d9ba71c1fd17f5d35f8fd2a6205136116a3)
1add40351SSoby Mathew/*
2bb801857SBoyan Karatotev * Copyright (c) 2014-2025, Arm Limited and Contributors. All rights reserved.
3add40351SSoby Mathew *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
5add40351SSoby Mathew */
6c3cf06f1SAntonio Nino Diaz#ifndef CPU_MACROS_S
7c3cf06f1SAntonio Nino Diaz#define CPU_MACROS_S
8add40351SSoby Mathew
9ff6f62e1SAntonio Nino Diaz#include <assert_macros.S>
10007433d8SBoyan Karatotev#include <lib/cpus/cpu_ops.h>
116bb96fa6SBoyan Karatotev#include <lib/cpus/errata.h>
12add40351SSoby Mathew
13add40351SSoby Mathew	/*
145dd9dbb5SJeenu Viswambharan	 * Write given expressions as quad words
155dd9dbb5SJeenu Viswambharan	 *
165dd9dbb5SJeenu Viswambharan	 * _count:
175dd9dbb5SJeenu Viswambharan	 *	Write at least _count quad words. If the given number of
185dd9dbb5SJeenu Viswambharan	 *	expressions is less than _count, repeat the last expression to
195dd9dbb5SJeenu Viswambharan	 *	fill _count quad words in total
205dd9dbb5SJeenu Viswambharan	 * _rest:
215dd9dbb5SJeenu Viswambharan	 *	Optional list of expressions. _this is for parameter extraction
225dd9dbb5SJeenu Viswambharan	 *	only, and has no significance to the caller
235dd9dbb5SJeenu Viswambharan	 *
245dd9dbb5SJeenu Viswambharan	 * Invoked as:
255dd9dbb5SJeenu Viswambharan	 *	fill_constants 2, foo, bar, blah, ...
26add40351SSoby Mathew	 */
275dd9dbb5SJeenu Viswambharan	.macro fill_constants _count:req, _this, _rest:vararg
285dd9dbb5SJeenu Viswambharan	  .ifgt \_count
295dd9dbb5SJeenu Viswambharan	    /* Write the current expression */
305dd9dbb5SJeenu Viswambharan	    .ifb \_this
315dd9dbb5SJeenu Viswambharan	      .error "Nothing to fill"
325dd9dbb5SJeenu Viswambharan	    .endif
335dd9dbb5SJeenu Viswambharan	    .quad \_this
345dd9dbb5SJeenu Viswambharan
355dd9dbb5SJeenu Viswambharan	    /* Invoke recursively for remaining expressions */
365dd9dbb5SJeenu Viswambharan	    .ifnb \_rest
375dd9dbb5SJeenu Viswambharan	      fill_constants \_count-1, \_rest
385dd9dbb5SJeenu Viswambharan	    .else
395dd9dbb5SJeenu Viswambharan	      fill_constants \_count-1, \_this
405dd9dbb5SJeenu Viswambharan	    .endif
415dd9dbb5SJeenu Viswambharan	  .endif
425dd9dbb5SJeenu Viswambharan	.endm
435dd9dbb5SJeenu Viswambharan
445dd9dbb5SJeenu Viswambharan	/*
455dd9dbb5SJeenu Viswambharan	 * Declare CPU operations
465dd9dbb5SJeenu Viswambharan	 *
475dd9dbb5SJeenu Viswambharan	 * _name:
485dd9dbb5SJeenu Viswambharan	 *	Name of the CPU for which operations are being specified
495dd9dbb5SJeenu Viswambharan	 * _midr:
505dd9dbb5SJeenu Viswambharan	 *	Numeric value expected to read from CPU's MIDR
515dd9dbb5SJeenu Viswambharan	 * _resetfunc:
520d020822SBoyan Karatotev	 *	Reset function for the CPU.
53a205a56eSDimitris Papastamos	 * _extra1:
54a205a56eSDimitris Papastamos	 *	This is a placeholder for future per CPU operations.  Currently,
55a205a56eSDimitris Papastamos	 *	some CPUs use this entry to set a test function to determine if
56a205a56eSDimitris Papastamos	 *	the workaround for CVE-2017-5715 needs to be applied or not.
57fe007b2eSDimitris Papastamos	 * _extra2:
58fe007b2eSDimitris Papastamos	 *	This is a placeholder for future per CPU operations. Currently
59fe007b2eSDimitris Papastamos	 *	some CPUs use this entry to set a function to disable the
60fe007b2eSDimitris Papastamos	 *	workaround for CVE-2018-3639.
619b2510b6SBipin Ravi	 * _extra3:
629b2510b6SBipin Ravi	 *	This is a placeholder for future per CPU operations. Currently,
639b2510b6SBipin Ravi	 *	some CPUs use this entry to set a test function to determine if
649b2510b6SBipin Ravi	 *	the workaround for CVE-2022-23960 needs to be applied or not.
654caef42aSArvind Ram Prakash	 * _extra4:
664caef42aSArvind Ram Prakash	 *	This is a placeholder for future per CPU operations. Currently,
674caef42aSArvind Ram Prakash	 *	some CPUs use this entry to set a test function to determine if
684caef42aSArvind Ram Prakash	 *	the workaround for CVE-2024-7881 needs to be applied or not.
6980942622Slaurenw-arm	 * _e_handler:
7080942622Slaurenw-arm	 *	This is a placeholder for future per CPU exception handlers.
715dd9dbb5SJeenu Viswambharan	 * _power_down_ops:
725dd9dbb5SJeenu Viswambharan	 *	Comma-separated list of functions to perform power-down
735dd9dbb5SJeenu Viswambharan	 *	operatios on the CPU. At least one, and up to
745dd9dbb5SJeenu Viswambharan	 *	CPU_MAX_PWR_DWN_OPS number of functions may be specified.
755dd9dbb5SJeenu Viswambharan	 *	Starting at power level 0, these functions shall handle power
765dd9dbb5SJeenu Viswambharan	 *	down at subsequent power levels. If there aren't exactly
775dd9dbb5SJeenu Viswambharan	 *	CPU_MAX_PWR_DWN_OPS functions, the last specified one will be
785dd9dbb5SJeenu Viswambharan	 *	used to handle power down at subsequent levels
795dd9dbb5SJeenu Viswambharan	 */
80a205a56eSDimitris Papastamos	.macro declare_cpu_ops_base _name:req, _midr:req, _resetfunc:req, \
814caef42aSArvind Ram Prakash		_extra1:req, _extra2:req, _extra3:req, _extra4:req, \
824caef42aSArvind Ram Prakash		_e_handler:req, _power_down_ops:vararg
83da04341eSChris Kay	.section .cpu_ops, "a"
845dd9dbb5SJeenu Viswambharan	.align 3
85add40351SSoby Mathew	.type cpu_ops_\_name, %object
86add40351SSoby Mathew	.quad \_midr
87b1d27b48SRoberto Vargas#if defined(IMAGE_AT_EL3)
885dd9dbb5SJeenu Viswambharan	.quad \_resetfunc
89add40351SSoby Mathew#endif
90a205a56eSDimitris Papastamos	.quad \_extra1
91fe007b2eSDimitris Papastamos	.quad \_extra2
929b2510b6SBipin Ravi	.quad \_extra3
934caef42aSArvind Ram Prakash	.quad \_extra4
9480942622Slaurenw-arm	.quad \_e_handler
953d8256b2SMasahiro Yamada#ifdef IMAGE_BL31
965dd9dbb5SJeenu Viswambharan	/* Insert list of functions */
975dd9dbb5SJeenu Viswambharan	fill_constants CPU_MAX_PWR_DWN_OPS, \_power_down_ops
98add40351SSoby Mathew#endif
993f4c1e1eSBoyan Karatotev	/*
1003f4c1e1eSBoyan Karatotev	 * It is possible (although unlikely) that a cpu may have no errata in
1013f4c1e1eSBoyan Karatotev	 * code. In that case the start label will not be defined. The list is
1023f4c1e1eSBoyan Karatotev	 * intended to be used in a loop, so define it as zero-length for
1033f4c1e1eSBoyan Karatotev	 * predictable behaviour. Since this macro is always called at the end
1043f4c1e1eSBoyan Karatotev	 * of the cpu file (after all errata have been parsed) we can be sure
1053f4c1e1eSBoyan Karatotev	 * that we are at the end of the list. Some cpus call declare_cpu_ops
1063f4c1e1eSBoyan Karatotev	 * twice, so only do this once.
1073f4c1e1eSBoyan Karatotev	 */
1083f4c1e1eSBoyan Karatotev	.pushsection .rodata.errata_entries
1093f4c1e1eSBoyan Karatotev	.ifndef \_name\()_errata_list_start
1103f4c1e1eSBoyan Karatotev		\_name\()_errata_list_start:
1113f4c1e1eSBoyan Karatotev	.endif
1123f4c1e1eSBoyan Karatotev	.ifndef \_name\()_errata_list_end
1133f4c1e1eSBoyan Karatotev		\_name\()_errata_list_end:
1143f4c1e1eSBoyan Karatotev	.endif
1153f4c1e1eSBoyan Karatotev	.popsection
1163f4c1e1eSBoyan Karatotev
1173f4c1e1eSBoyan Karatotev	/* and now put them in cpu_ops */
1183f4c1e1eSBoyan Karatotev	.quad \_name\()_errata_list_start
1193f4c1e1eSBoyan Karatotev	.quad \_name\()_errata_list_end
12010bcd761SJeenu Viswambharan
12110bcd761SJeenu Viswambharan#if REPORT_ERRATA
12210bcd761SJeenu Viswambharan	.ifndef \_name\()_cpu_str
12310bcd761SJeenu Viswambharan	  /*
12410bcd761SJeenu Viswambharan	   * Place errata reported flag, and the spinlock to arbitrate access to
12510bcd761SJeenu Viswambharan	   * it in the data section.
12610bcd761SJeenu Viswambharan	   */
12710bcd761SJeenu Viswambharan	  .pushsection .data
12810bcd761SJeenu Viswambharan	  define_asm_spinlock \_name\()_errata_lock
12910bcd761SJeenu Viswambharan	  \_name\()_errata_reported:
13010bcd761SJeenu Viswambharan	  .word	0
13110bcd761SJeenu Viswambharan	  .popsection
13210bcd761SJeenu Viswambharan
13310bcd761SJeenu Viswambharan	  /* Place CPU string in rodata */
13410bcd761SJeenu Viswambharan	  .pushsection .rodata
13510bcd761SJeenu Viswambharan	  \_name\()_cpu_str:
13610bcd761SJeenu Viswambharan	  .asciz "\_name"
13710bcd761SJeenu Viswambharan	  .popsection
13810bcd761SJeenu Viswambharan	.endif
13910bcd761SJeenu Viswambharan
1403f4c1e1eSBoyan Karatotev	.quad \_name\()_cpu_str
14110bcd761SJeenu Viswambharan
14210bcd761SJeenu Viswambharan#ifdef IMAGE_BL31
14310bcd761SJeenu Viswambharan	/* Pointers to errata lock and reported flag */
14410bcd761SJeenu Viswambharan	.quad \_name\()_errata_lock
14510bcd761SJeenu Viswambharan	.quad \_name\()_errata_reported
1463f4c1e1eSBoyan Karatotev#endif /* IMAGE_BL31 */
1473f4c1e1eSBoyan Karatotev#endif /* REPORT_ERRATA */
14810bcd761SJeenu Viswambharan
1493d8256b2SMasahiro Yamada#if defined(IMAGE_BL31) && CRASH_REPORTING
150d3f70af6SSoby Mathew	.quad \_name\()_cpu_reg_dump
151d3f70af6SSoby Mathew#endif
152add40351SSoby Mathew	.endm
153e2bf57f8SDan Handley
154a205a56eSDimitris Papastamos	.macro declare_cpu_ops _name:req, _midr:req, _resetfunc:req, \
155a205a56eSDimitris Papastamos		_power_down_ops:vararg
1564caef42aSArvind Ram Prakash		declare_cpu_ops_base \_name, \_midr, \_resetfunc, 0, 0, 0, 0, 0, \
157a205a56eSDimitris Papastamos			\_power_down_ops
158a205a56eSDimitris Papastamos	.endm
159a205a56eSDimitris Papastamos
16080942622Slaurenw-arm	.macro declare_cpu_ops_eh _name:req, _midr:req, _resetfunc:req, \
16180942622Slaurenw-arm		_e_handler:req, _power_down_ops:vararg
16280942622Slaurenw-arm		declare_cpu_ops_base \_name, \_midr, \_resetfunc, \
1634caef42aSArvind Ram Prakash			0, 0, 0, 0, \_e_handler, \_power_down_ops
16480942622Slaurenw-arm	.endm
16580942622Slaurenw-arm
166fe007b2eSDimitris Papastamos	.macro declare_cpu_ops_wa _name:req, _midr:req, \
167fe007b2eSDimitris Papastamos		_resetfunc:req, _extra1:req, _extra2:req, \
1689b2510b6SBipin Ravi		_extra3:req, _power_down_ops:vararg
169a205a56eSDimitris Papastamos		declare_cpu_ops_base \_name, \_midr, \_resetfunc, \
1704caef42aSArvind Ram Prakash			\_extra1, \_extra2, \_extra3, 0, 0, \_power_down_ops
1714caef42aSArvind Ram Prakash	.endm
1724caef42aSArvind Ram Prakash
1734caef42aSArvind Ram Prakash	.macro declare_cpu_ops_wa_4 _name:req, _midr:req, \
1744caef42aSArvind Ram Prakash		_resetfunc:req, _extra1:req, _extra2:req, \
1754caef42aSArvind Ram Prakash		_extra3:req, _extra4:req, _power_down_ops:vararg
1764caef42aSArvind Ram Prakash		declare_cpu_ops_base \_name, \_midr, \_resetfunc, \
1774caef42aSArvind Ram Prakash			\_extra1, \_extra2, \_extra3, \_extra4, 0, \_power_down_ops
178a205a56eSDimitris Papastamos	.endm
179a205a56eSDimitris Papastamos
1803991a6a4SDimitris Papastamos	/*
1813991a6a4SDimitris Papastamos	 * This macro is used on some CPUs to detect if they are vulnerable
1823991a6a4SDimitris Papastamos	 * to CVE-2017-5715.
1833991a6a4SDimitris Papastamos	 */
1843991a6a4SDimitris Papastamos	.macro	cpu_check_csv2 _reg _label
1853991a6a4SDimitris Papastamos	mrs	\_reg, id_aa64pfr0_el1
1863991a6a4SDimitris Papastamos	ubfx	\_reg, \_reg, #ID_AA64PFR0_CSV2_SHIFT, #ID_AA64PFR0_CSV2_LENGTH
1873991a6a4SDimitris Papastamos	/*
188ff6f62e1SAntonio Nino Diaz	 * If the field equals 1, branch targets trained in one context cannot
189ff6f62e1SAntonio Nino Diaz	 * affect speculative execution in a different context.
190ff6f62e1SAntonio Nino Diaz	 *
191ff6f62e1SAntonio Nino Diaz	 * If the field equals 2, it means that the system is also aware of
192ff6f62e1SAntonio Nino Diaz	 * SCXTNUM_ELx register contexts. We aren't using them in the TF, so we
193ff6f62e1SAntonio Nino Diaz	 * expect users of the registers to do the right thing.
194ff6f62e1SAntonio Nino Diaz	 *
195ff6f62e1SAntonio Nino Diaz	 * Only apply mitigations if the value of this field is 0.
1963991a6a4SDimitris Papastamos	 */
197ff6f62e1SAntonio Nino Diaz#if ENABLE_ASSERTIONS
198ff6f62e1SAntonio Nino Diaz	cmp	\_reg, #3 /* Only values 0 to 2 are expected */
199ff6f62e1SAntonio Nino Diaz	ASM_ASSERT(lo)
200ff6f62e1SAntonio Nino Diaz#endif
201ff6f62e1SAntonio Nino Diaz
202ff6f62e1SAntonio Nino Diaz	cmp	\_reg, #0
203ff6f62e1SAntonio Nino Diaz	bne	\_label
2043991a6a4SDimitris Papastamos	.endm
205da3b038fSDeepak Pandey
206da3b038fSDeepak Pandey	/*
207da3b038fSDeepak Pandey	 * Helper macro that reads the part number of the current
208da3b038fSDeepak Pandey	 * CPU and jumps to the given label if it matches the CPU
209da3b038fSDeepak Pandey	 * MIDR provided.
210da3b038fSDeepak Pandey	 *
211da3b038fSDeepak Pandey	 * Clobbers x0.
212da3b038fSDeepak Pandey	 */
213da3b038fSDeepak Pandey	.macro  jump_if_cpu_midr _cpu_midr, _label
214da3b038fSDeepak Pandey	mrs	x0, midr_el1
215da3b038fSDeepak Pandey	ubfx	x0, x0, MIDR_PN_SHIFT, #12
216da3b038fSDeepak Pandey	cmp	w0, #((\_cpu_midr >> MIDR_PN_SHIFT) & MIDR_PN_MASK)
217da3b038fSDeepak Pandey	b.eq	\_label
218da3b038fSDeepak Pandey	.endm
219c3cf06f1SAntonio Nino Diaz
2203f4c1e1eSBoyan Karatotev
2213f4c1e1eSBoyan Karatotev/*
2223f4c1e1eSBoyan Karatotev * Workaround wrappers for errata that apply at reset or runtime. Reset errata
2233f4c1e1eSBoyan Karatotev * will be applied automatically
2243f4c1e1eSBoyan Karatotev *
2253f4c1e1eSBoyan Karatotev * _cpu:
2263f4c1e1eSBoyan Karatotev *	Name of cpu as given to declare_cpu_ops
2273f4c1e1eSBoyan Karatotev *
2283f4c1e1eSBoyan Karatotev * _cve:
2293f4c1e1eSBoyan Karatotev *	Whether erratum is a CVE. CVE year if yes, 0 otherwise
2303f4c1e1eSBoyan Karatotev *
2313f4c1e1eSBoyan Karatotev * _id:
2323f4c1e1eSBoyan Karatotev *	Erratum or CVE number. Please combine with previous field with ERRATUM
2333f4c1e1eSBoyan Karatotev *	or CVE macros
2343f4c1e1eSBoyan Karatotev *
2353f4c1e1eSBoyan Karatotev * _chosen:
2363f4c1e1eSBoyan Karatotev *	Compile time flag on whether the erratum is included
2373f4c1e1eSBoyan Karatotev *
238bbff267bSArvind Ram Prakash * _split_wa:
239bbff267bSArvind Ram Prakash *	Flag that indicates whether an erratum has split workaround or not.
240bbff267bSArvind Ram Prakash *	Default value is 0.
2413f4c1e1eSBoyan Karatotev */
242bbff267bSArvind Ram Prakash.macro add_erratum_entry _cpu:req, _cve:req, _id:req, _chosen:req, _split_wa=0
24389dba82dSBoyan Karatotev#if REPORT_ERRATA || ERRATA_ABI_SUPPORT
2443f4c1e1eSBoyan Karatotev	.pushsection .rodata.errata_entries
2453f4c1e1eSBoyan Karatotev		.align	3
2463f4c1e1eSBoyan Karatotev		.ifndef \_cpu\()_errata_list_start
2473f4c1e1eSBoyan Karatotev		\_cpu\()_errata_list_start:
2483f4c1e1eSBoyan Karatotev		.endif
2493f4c1e1eSBoyan Karatotev
2503f4c1e1eSBoyan Karatotev		.quad	check_erratum_\_cpu\()_\_id
2513f4c1e1eSBoyan Karatotev		/* Will fit CVEs with up to 10 character in the ID field */
2523f4c1e1eSBoyan Karatotev		.word	\_id
2533f4c1e1eSBoyan Karatotev		.hword	\_cve
254bbff267bSArvind Ram Prakash		/* bit magic that appends chosen field based on _split_wa */
255bbff267bSArvind Ram Prakash		.byte	((\_chosen * 0b11) & ((\_split_wa << 1) | \_chosen))
25689dba82dSBoyan Karatotev		.byte	0x0 /* alignment */
2573f4c1e1eSBoyan Karatotev	.popsection
25889dba82dSBoyan Karatotev#endif
2593f4c1e1eSBoyan Karatotev.endm
2603f4c1e1eSBoyan Karatotev
2613f4c1e1eSBoyan Karatotev/*******************************************************************************
2623f4c1e1eSBoyan Karatotev * Errata workaround wrappers
2633f4c1e1eSBoyan Karatotev ******************************************************************************/
2643f4c1e1eSBoyan Karatotev/*
2653f4c1e1eSBoyan Karatotev * Workaround wrappers for errata that apply at reset or runtime. Reset errata
2663f4c1e1eSBoyan Karatotev * will be applied automatically
2673f4c1e1eSBoyan Karatotev *
2683f4c1e1eSBoyan Karatotev * _cpu:
2693f4c1e1eSBoyan Karatotev *	Name of cpu as given to declare_cpu_ops
2703f4c1e1eSBoyan Karatotev *
2713f4c1e1eSBoyan Karatotev * _cve:
2723f4c1e1eSBoyan Karatotev *	Whether erratum is a CVE. CVE year if yes, 0 otherwise
2733f4c1e1eSBoyan Karatotev *
2743f4c1e1eSBoyan Karatotev * _id:
2753f4c1e1eSBoyan Karatotev *	Erratum or CVE number. Please combine with previous field with ERRATUM
2763f4c1e1eSBoyan Karatotev *	or CVE macros
2773f4c1e1eSBoyan Karatotev *
2783f4c1e1eSBoyan Karatotev * _chosen:
2793f4c1e1eSBoyan Karatotev *	Compile time flag on whether the erratum is included
2803f4c1e1eSBoyan Karatotev *
281bbff267bSArvind Ram Prakash * _split_wa:
282bbff267bSArvind Ram Prakash *	Flag that indicates whether an erratum has split workaround or not.
283bbff267bSArvind Ram Prakash *	Default value is 0.
284bbff267bSArvind Ram Prakash *
2853f4c1e1eSBoyan Karatotev * in body:
2863f4c1e1eSBoyan Karatotev *	clobber x0 to x7 (please only use those)
2873f4c1e1eSBoyan Karatotev *	argument x7 - cpu_rev_var
2883f4c1e1eSBoyan Karatotev *
2893f4c1e1eSBoyan Karatotev * _wa clobbers: x0-x8 (PCS compliant)
2903f4c1e1eSBoyan Karatotev */
291bbff267bSArvind Ram Prakash.macro workaround_reset_start _cpu:req, _cve:req, _id:req, \
292bbff267bSArvind Ram Prakash	_chosen:req, _split_wa=0
293bbff267bSArvind Ram Prakash
294bbff267bSArvind Ram Prakash	add_erratum_entry \_cpu, \_cve, \_id, \_chosen, \_split_wa
29589dba82dSBoyan Karatotev
29689dba82dSBoyan Karatotev	.if \_chosen
29789dba82dSBoyan Karatotev		/* put errata directly into the reset function */
29889dba82dSBoyan Karatotev		.pushsection .text.asm.\_cpu\()_reset_func, "ax"
29989dba82dSBoyan Karatotev	.else
30089dba82dSBoyan Karatotev		/* or something else that will get garbage collected by the
30189dba82dSBoyan Karatotev		 * linker */
30289dba82dSBoyan Karatotev		.pushsection .text.asm.erratum_\_cpu\()_\_id\()_wa, "ax"
30389dba82dSBoyan Karatotev	.endif
30489dba82dSBoyan Karatotev		/* revision is stored in x14, get it */
30589dba82dSBoyan Karatotev		mov	x0, x14
30689dba82dSBoyan Karatotev		bl	check_erratum_\_cpu\()_\_id
30789dba82dSBoyan Karatotev		/* save rev_var for workarounds that might need it */
30889dba82dSBoyan Karatotev		mov	x7, x14
30989dba82dSBoyan Karatotev		cbz	x0, erratum_\_cpu\()_\_id\()_skip_reset
3103f4c1e1eSBoyan Karatotev.endm
3113f4c1e1eSBoyan Karatotev
3123f4c1e1eSBoyan Karatotev/*
3133f4c1e1eSBoyan Karatotev * See `workaround_reset_start` for usage info. Additional arguments:
3143f4c1e1eSBoyan Karatotev *
3153f4c1e1eSBoyan Karatotev * _midr:
3163f4c1e1eSBoyan Karatotev *	Check if CPU's MIDR matches the CPU it's meant for. Must be specified
3173f4c1e1eSBoyan Karatotev *	for errata applied in generic code
3183f4c1e1eSBoyan Karatotev */
3193f4c1e1eSBoyan Karatotev.macro workaround_runtime_start _cpu:req, _cve:req, _id:req, _chosen:req, _midr
32089dba82dSBoyan Karatotev	add_erratum_entry \_cpu, \_cve, \_id, \_chosen
32189dba82dSBoyan Karatotev
32289dba82dSBoyan Karatotev	func erratum_\_cpu\()_\_id\()_wa
32389dba82dSBoyan Karatotev		mov	x8, x30
3243f4c1e1eSBoyan Karatotev	/*
3253f4c1e1eSBoyan Karatotev	 * Let errata specify if they need MIDR checking. Sadly, storing the
3263f4c1e1eSBoyan Karatotev	 * MIDR in an .equ to retrieve automatically blows up as it stores some
3273f4c1e1eSBoyan Karatotev	 * brackets in the symbol
3283f4c1e1eSBoyan Karatotev	 */
3293f4c1e1eSBoyan Karatotev	.ifnb \_midr
3303f4c1e1eSBoyan Karatotev		jump_if_cpu_midr \_midr, 1f
33189dba82dSBoyan Karatotev		b	erratum_\_cpu\()_\_id\()_skip_runtime
3323f4c1e1eSBoyan Karatotev
3333f4c1e1eSBoyan Karatotev		1:
3343f4c1e1eSBoyan Karatotev	.endif
33589dba82dSBoyan Karatotev		/* save rev_var for workarounds that might need it but don't
33689dba82dSBoyan Karatotev		 * restore to x0 because few will care */
33789dba82dSBoyan Karatotev		mov	x7, x0
33889dba82dSBoyan Karatotev		bl	check_erratum_\_cpu\()_\_id
33989dba82dSBoyan Karatotev		cbz	x0, erratum_\_cpu\()_\_id\()_skip_runtime
3403f4c1e1eSBoyan Karatotev.endm
3413f4c1e1eSBoyan Karatotev
3423f4c1e1eSBoyan Karatotev/*
3433f4c1e1eSBoyan Karatotev * Usage and arguments identical to `workaround_reset_start`. The _cve argument
3443f4c1e1eSBoyan Karatotev * is kept here so the same #define can be used as that macro
3453f4c1e1eSBoyan Karatotev */
3463f4c1e1eSBoyan Karatotev.macro workaround_reset_end _cpu:req, _cve:req, _id:req
34789dba82dSBoyan Karatotev	erratum_\_cpu\()_\_id\()_skip_reset:
34889dba82dSBoyan Karatotev	.popsection
3493f4c1e1eSBoyan Karatotev.endm
3503f4c1e1eSBoyan Karatotev
3513f4c1e1eSBoyan Karatotev/*
3523f4c1e1eSBoyan Karatotev * See `workaround_reset_start` for usage info. The _cve argument is kept here
3533f4c1e1eSBoyan Karatotev * so the same #define can be used as that macro. Additional arguments:
3543f4c1e1eSBoyan Karatotev *
3553f4c1e1eSBoyan Karatotev * _no_isb:
3563f4c1e1eSBoyan Karatotev *	Optionally do not include the trailing isb. Please disable with the
3573f4c1e1eSBoyan Karatotev *	NO_ISB macro
3583f4c1e1eSBoyan Karatotev */
3593f4c1e1eSBoyan Karatotev.macro workaround_runtime_end _cpu:req, _cve:req, _id:req, _no_isb
3603f4c1e1eSBoyan Karatotev	/*
3613f4c1e1eSBoyan Karatotev	 * Runtime errata do not have a reset function to call the isb for them
3623f4c1e1eSBoyan Karatotev	 * and missing the isb could be very problematic. It is also likely as
3633f4c1e1eSBoyan Karatotev	 * they tend to be scattered in generic code.
3643f4c1e1eSBoyan Karatotev	 */
3653f4c1e1eSBoyan Karatotev	.ifb \_no_isb
3663f4c1e1eSBoyan Karatotev		isb
3673f4c1e1eSBoyan Karatotev	.endif
36889dba82dSBoyan Karatotev	erratum_\_cpu\()_\_id\()_skip_runtime:
36989dba82dSBoyan Karatotev		ret	x8
37089dba82dSBoyan Karatotev	endfunc erratum_\_cpu\()_\_id\()_wa
3713f4c1e1eSBoyan Karatotev.endm
3723f4c1e1eSBoyan Karatotev
3733f4c1e1eSBoyan Karatotev/*******************************************************************************
3743f4c1e1eSBoyan Karatotev * Errata workaround helpers
3753f4c1e1eSBoyan Karatotev ******************************************************************************/
3763f4c1e1eSBoyan Karatotev/*
3773f4c1e1eSBoyan Karatotev * Set a bit in a system register. Can set multiple bits but is limited by the
3783f4c1e1eSBoyan Karatotev *  way the ORR instruction encodes them.
3793f4c1e1eSBoyan Karatotev *
3803f4c1e1eSBoyan Karatotev * _reg:
3813f4c1e1eSBoyan Karatotev *	Register to write to
3823f4c1e1eSBoyan Karatotev *
3833f4c1e1eSBoyan Karatotev * _bit:
3843f4c1e1eSBoyan Karatotev *	Bit to set. Please use a descriptive #define
3853f4c1e1eSBoyan Karatotev *
3863f4c1e1eSBoyan Karatotev * _assert:
3873f4c1e1eSBoyan Karatotev *	Optionally whether to read back and assert that the bit has been
3883f4c1e1eSBoyan Karatotev *	written. Please disable with NO_ASSERT macro
3893f4c1e1eSBoyan Karatotev *
3903f4c1e1eSBoyan Karatotev * clobbers: x1
3913f4c1e1eSBoyan Karatotev */
3923f4c1e1eSBoyan Karatotev.macro sysreg_bit_set _reg:req, _bit:req, _assert=1
3933f4c1e1eSBoyan Karatotev	mrs	x1, \_reg
3943f4c1e1eSBoyan Karatotev	orr	x1, x1, #\_bit
3953f4c1e1eSBoyan Karatotev	msr	\_reg, x1
3963f4c1e1eSBoyan Karatotev.endm
3973f4c1e1eSBoyan Karatotev
3983f4c1e1eSBoyan Karatotev/*
39994a75ad4SBoyan Karatotev * Clear a bit in a system register. Can clear multiple bits but is limited by
40094a75ad4SBoyan Karatotev *  the way the BIC instrucion encodes them.
40194a75ad4SBoyan Karatotev *
40294a75ad4SBoyan Karatotev * see sysreg_bit_set for usage
40394a75ad4SBoyan Karatotev */
40494a75ad4SBoyan Karatotev.macro sysreg_bit_clear _reg:req, _bit:req
40594a75ad4SBoyan Karatotev	mrs	x1, \_reg
40694a75ad4SBoyan Karatotev	bic	x1, x1, #\_bit
40794a75ad4SBoyan Karatotev	msr	\_reg, x1
40894a75ad4SBoyan Karatotev.endm
40994a75ad4SBoyan Karatotev
410bb801857SBoyan Karatotev/*
411bb801857SBoyan Karatotev * Toggle a bit in a system register. Can toggle multiple bits but is limited by
412bb801857SBoyan Karatotev *  the way the EOR instrucion encodes them.
413bb801857SBoyan Karatotev *
414bb801857SBoyan Karatotev * see sysreg_bit_set for usage
415bb801857SBoyan Karatotev */
416bb801857SBoyan Karatotev.macro sysreg_bit_toggle _reg:req, _bit:req, _assert=1
417bb801857SBoyan Karatotev	mrs	x1, \_reg
418bb801857SBoyan Karatotev	eor	x1, x1, #\_bit
419bb801857SBoyan Karatotev	msr	\_reg, x1
420bb801857SBoyan Karatotev.endm
421bb801857SBoyan Karatotev
42294a75ad4SBoyan Karatotev.macro override_vector_table _table:req
42394a75ad4SBoyan Karatotev	adr	x1, \_table
42494a75ad4SBoyan Karatotev	msr	vbar_el3, x1
42594a75ad4SBoyan Karatotev.endm
42694a75ad4SBoyan Karatotev
42794a75ad4SBoyan Karatotev/*
428445f7b51SJayanth Dodderi Chidanand * BFI : Inserts bitfield into a system register.
429445f7b51SJayanth Dodderi Chidanand *
430445f7b51SJayanth Dodderi Chidanand * BFI{cond} Rd, Rn, #lsb, #width
431445f7b51SJayanth Dodderi Chidanand */
432445f7b51SJayanth Dodderi Chidanand.macro sysreg_bitfield_insert _reg:req, _src:req, _lsb:req, _width:req
433445f7b51SJayanth Dodderi Chidanand	/* Source value for BFI */
434445f7b51SJayanth Dodderi Chidanand	mov	x1, #\_src
435445f7b51SJayanth Dodderi Chidanand	mrs	x0, \_reg
436445f7b51SJayanth Dodderi Chidanand	bfi	x0, x1, #\_lsb, #\_width
437445f7b51SJayanth Dodderi Chidanand	msr	\_reg, x0
438445f7b51SJayanth Dodderi Chidanand.endm
439445f7b51SJayanth Dodderi Chidanand
440ad8b5141SJagdish Gediya.macro sysreg_bitfield_insert_from_gpr _reg:req, _gpr:req, _lsb:req, _width:req
441ad8b5141SJagdish Gediya	/* Source value in register for BFI */
442ad8b5141SJagdish Gediya	mov	x1, \_gpr
443ad8b5141SJagdish Gediya	mrs	x0, \_reg
444ad8b5141SJagdish Gediya	bfi	x0, x1, #\_lsb, #\_width
445ad8b5141SJagdish Gediya	msr	\_reg, x0
446ad8b5141SJagdish Gediya.endm
447ad8b5141SJagdish Gediya
448445f7b51SJayanth Dodderi Chidanand/*
44936eeb59fSBoyan Karatotev * Extract CPU revision and variant, and combine them into a single numeric for
45036eeb59fSBoyan Karatotev * easier comparison.
45136eeb59fSBoyan Karatotev *
45236eeb59fSBoyan Karatotev * _res:
45336eeb59fSBoyan Karatotev *	register where the result will be placed
45436eeb59fSBoyan Karatotev * _tmp:
45536eeb59fSBoyan Karatotev *	register to clobber for temporaries
45636eeb59fSBoyan Karatotev */
45736eeb59fSBoyan Karatotev.macro get_rev_var _res:req, _tmp:req
45836eeb59fSBoyan Karatotev	mrs	\_tmp, midr_el1
45936eeb59fSBoyan Karatotev
46036eeb59fSBoyan Karatotev	/*
46136eeb59fSBoyan Karatotev	 * Extract the variant[23:20] and revision[3:0] from MIDR, and pack them
46236eeb59fSBoyan Karatotev	 * as variant[7:4] and revision[3:0] of x0.
46336eeb59fSBoyan Karatotev	 *
46436eeb59fSBoyan Karatotev	 * First extract x1[23:16] to x0[7:0] and zero fill the rest. Then
46536eeb59fSBoyan Karatotev	 * extract x1[3:0] into x0[3:0] retaining other bits.
46636eeb59fSBoyan Karatotev	 */
46736eeb59fSBoyan Karatotev	ubfx	\_res, \_tmp, #(MIDR_VAR_SHIFT - MIDR_REV_BITS), #(MIDR_REV_BITS + MIDR_VAR_BITS)
46836eeb59fSBoyan Karatotev	bfxil	\_res, \_tmp, #MIDR_REV_SHIFT, #MIDR_REV_BITS
46936eeb59fSBoyan Karatotev.endm
47036eeb59fSBoyan Karatotev
47136eeb59fSBoyan Karatotev/*
4723f4c1e1eSBoyan Karatotev * Apply erratum
4733f4c1e1eSBoyan Karatotev *
4743f4c1e1eSBoyan Karatotev * _cpu:
4753f4c1e1eSBoyan Karatotev *	Name of cpu as given to declare_cpu_ops
4763f4c1e1eSBoyan Karatotev *
4773f4c1e1eSBoyan Karatotev * _cve:
4783f4c1e1eSBoyan Karatotev *	Whether erratum is a CVE. CVE year if yes, 0 otherwise
4793f4c1e1eSBoyan Karatotev *
4803f4c1e1eSBoyan Karatotev * _id:
4813f4c1e1eSBoyan Karatotev *	Erratum or CVE number. Please combine with previous field with ERRATUM
4823f4c1e1eSBoyan Karatotev *	or CVE macros
4833f4c1e1eSBoyan Karatotev *
4843f4c1e1eSBoyan Karatotev * _chosen:
4853f4c1e1eSBoyan Karatotev *	Compile time flag on whether the erratum is included
4863f4c1e1eSBoyan Karatotev *
4874d22b0e5SHarrison Mutai * _get_rev:
4884d22b0e5SHarrison Mutai *	Optional parameter that determines whether to insert a call to the CPU revision fetching
489db9ee834SBoyan Karatotev *	procedure. Stores the result of this in the temporary register x10 to allow for chaining
4904d22b0e5SHarrison Mutai *
4914d22b0e5SHarrison Mutai * clobbers: x0-x10 (PCS compliant)
4923f4c1e1eSBoyan Karatotev */
4934d22b0e5SHarrison Mutai.macro apply_erratum _cpu:req, _cve:req, _id:req, _chosen:req, _get_rev=GET_CPU_REV
494cc94e71bSBoyan Karatotev	.if (\_chosen && \_get_rev)
4953f4c1e1eSBoyan Karatotev		mov	x9, x30
4963f4c1e1eSBoyan Karatotev		bl	cpu_get_rev_var
4974d22b0e5SHarrison Mutai		mov	x10, x0
4984d22b0e5SHarrison Mutai	.elseif (\_chosen)
4994d22b0e5SHarrison Mutai		mov	x9, x30
5004d22b0e5SHarrison Mutai		mov	x0, x10
5014d22b0e5SHarrison Mutai	.endif
5024d22b0e5SHarrison Mutai
5034d22b0e5SHarrison Mutai	.if \_chosen
5043f4c1e1eSBoyan Karatotev		bl	erratum_\_cpu\()_\_id\()_wa
5053f4c1e1eSBoyan Karatotev		mov	x30, x9
5063f4c1e1eSBoyan Karatotev	.endif
5073f4c1e1eSBoyan Karatotev.endm
5083f4c1e1eSBoyan Karatotev
5093f4c1e1eSBoyan Karatotev/*
5107791ce21SBoyan Karatotev * Helpers to report if an erratum applies. Compares the given revision variant
5117791ce21SBoyan Karatotev * to the given value. Return ERRATA_APPLIES or ERRATA_NOT_APPLIES accordingly.
5127791ce21SBoyan Karatotev *
5137791ce21SBoyan Karatotev * _rev_num: the given revision variant. Or
5147791ce21SBoyan Karatotev * _rev_num_lo,_rev_num_hi: the lower and upper bounds of the revision variant
5157791ce21SBoyan Karatotev *
5167791ce21SBoyan Karatotev * in body:
5177791ce21SBoyan Karatotev *	clobber: x0
5187791ce21SBoyan Karatotev *	argument: x0 - cpu_rev_var
5197791ce21SBoyan Karatotev */
5207791ce21SBoyan Karatotev.macro cpu_rev_var_ls _rev_num:req
5217791ce21SBoyan Karatotev	cmp	x0, #\_rev_num
5227791ce21SBoyan Karatotev	cset	x0, ls
5237791ce21SBoyan Karatotev.endm
5247791ce21SBoyan Karatotev
5257791ce21SBoyan Karatotev.macro cpu_rev_var_hs _rev_num:req
5267791ce21SBoyan Karatotev	cmp	x0, #\_rev_num
5277791ce21SBoyan Karatotev	cset	x0, hs
5287791ce21SBoyan Karatotev.endm
5297791ce21SBoyan Karatotev
5307791ce21SBoyan Karatotev.macro cpu_rev_var_range _rev_num_lo:req, _rev_num_hi:req
5317791ce21SBoyan Karatotev	cmp	x0, #\_rev_num_lo
5327791ce21SBoyan Karatotev	mov	x1, #\_rev_num_hi
5337791ce21SBoyan Karatotev	ccmp	x0, x1, #2, hs
5347791ce21SBoyan Karatotev	cset	x0, ls
5357791ce21SBoyan Karatotev.endm
5367791ce21SBoyan Karatotev
537*bdaf0d9bSGovindraj Raja
538*bdaf0d9bSGovindraj Raja#if __clang_major__ < 17
539*bdaf0d9bSGovindraj Raja/*
540*bdaf0d9bSGovindraj Raja * A problem with clang version < 17 can cause resolving nested
541*bdaf0d9bSGovindraj Raja * 'cfi_startproc' to fail compilation.
542*bdaf0d9bSGovindraj Raja * So add a compatibility variant for start and endfunc expansions
543*bdaf0d9bSGovindraj Raja * to ignore `cfi_startproc` and `cfi_endproc`, this to be used only with
544*bdaf0d9bSGovindraj Raja * check_errata/reset macros if we build TF-A with clang version < 17
545*bdaf0d9bSGovindraj Raja */
546*bdaf0d9bSGovindraj Raja
547*bdaf0d9bSGovindraj Raja.macro func_compat _name, _align=2
548*bdaf0d9bSGovindraj Raja	.section .text.asm.\_name, "ax"
549*bdaf0d9bSGovindraj Raja	.type \_name, %function
550*bdaf0d9bSGovindraj Raja	.align \_align
551*bdaf0d9bSGovindraj Raja	\_name:
552*bdaf0d9bSGovindraj Raja#if ENABLE_BTI
553*bdaf0d9bSGovindraj Raja	bti	jc
554*bdaf0d9bSGovindraj Raja#endif
555*bdaf0d9bSGovindraj Raja.endm
556*bdaf0d9bSGovindraj Raja
557*bdaf0d9bSGovindraj Raja/*
558*bdaf0d9bSGovindraj Raja * This macro is used to mark the end of a function.
559*bdaf0d9bSGovindraj Raja */
560*bdaf0d9bSGovindraj Raja.macro endfunc_compat _name
561*bdaf0d9bSGovindraj Raja	.size \_name, . - \_name
562*bdaf0d9bSGovindraj Raja.endm
563*bdaf0d9bSGovindraj Raja
564*bdaf0d9bSGovindraj Raja#else
565*bdaf0d9bSGovindraj Raja
566*bdaf0d9bSGovindraj Raja#define func_compat func
567*bdaf0d9bSGovindraj Raja#define endfunc_compat endfunc
568*bdaf0d9bSGovindraj Raja
569*bdaf0d9bSGovindraj Raja#endif /* __clang_version__ < 17 */
570*bdaf0d9bSGovindraj Raja
5717791ce21SBoyan Karatotev/*
5727791ce21SBoyan Karatotev * Helpers to select which revisions errata apply to.
5733f4c1e1eSBoyan Karatotev *
5743f4c1e1eSBoyan Karatotev * _cpu:
5753f4c1e1eSBoyan Karatotev *	Name of cpu as given to declare_cpu_ops
5763f4c1e1eSBoyan Karatotev *
5773f4c1e1eSBoyan Karatotev * _cve:
5783f4c1e1eSBoyan Karatotev *	Whether erratum is a CVE. CVE year if yes, 0 otherwise
5793f4c1e1eSBoyan Karatotev *
5803f4c1e1eSBoyan Karatotev * _id:
5813f4c1e1eSBoyan Karatotev *	Erratum or CVE number. Please combine with previous field with ERRATUM
5823f4c1e1eSBoyan Karatotev *	or CVE macros
5833f4c1e1eSBoyan Karatotev *
5843f4c1e1eSBoyan Karatotev * _rev_num:
5853f4c1e1eSBoyan Karatotev *	Revision to apply to
5863f4c1e1eSBoyan Karatotev *
5873f4c1e1eSBoyan Karatotev * in body:
5887791ce21SBoyan Karatotev *	clobber: x0 to x1
5893f4c1e1eSBoyan Karatotev *	argument: x0 - cpu_rev_var
5903f4c1e1eSBoyan Karatotev */
5913f4c1e1eSBoyan Karatotev.macro check_erratum_ls _cpu:req, _cve:req, _id:req, _rev_num:req
592*bdaf0d9bSGovindraj Raja	func_compat check_erratum_\_cpu\()_\_id
5937791ce21SBoyan Karatotev		cpu_rev_var_ls \_rev_num
5947791ce21SBoyan Karatotev		ret
595*bdaf0d9bSGovindraj Raja	endfunc_compat check_erratum_\_cpu\()_\_id
5963f4c1e1eSBoyan Karatotev.endm
5973f4c1e1eSBoyan Karatotev
5983f4c1e1eSBoyan Karatotev.macro check_erratum_hs _cpu:req, _cve:req, _id:req, _rev_num:req
599*bdaf0d9bSGovindraj Raja	func_compat check_erratum_\_cpu\()_\_id
6007791ce21SBoyan Karatotev		cpu_rev_var_hs \_rev_num
6017791ce21SBoyan Karatotev		ret
602*bdaf0d9bSGovindraj Raja	endfunc_compat check_erratum_\_cpu\()_\_id
6033f4c1e1eSBoyan Karatotev.endm
6043f4c1e1eSBoyan Karatotev
6053f4c1e1eSBoyan Karatotev.macro check_erratum_range _cpu:req, _cve:req, _id:req, _rev_num_lo:req, _rev_num_hi:req
606*bdaf0d9bSGovindraj Raja	func_compat check_erratum_\_cpu\()_\_id
6077791ce21SBoyan Karatotev		cpu_rev_var_range \_rev_num_lo, \_rev_num_hi
6087791ce21SBoyan Karatotev		ret
609*bdaf0d9bSGovindraj Raja	endfunc_compat check_erratum_\_cpu\()_\_id
6103f4c1e1eSBoyan Karatotev.endm
6113f4c1e1eSBoyan Karatotev
61294a75ad4SBoyan Karatotev.macro check_erratum_chosen _cpu:req, _cve:req, _id:req, _chosen:req
613*bdaf0d9bSGovindraj Raja	func_compat check_erratum_\_cpu\()_\_id
61494a75ad4SBoyan Karatotev		.if \_chosen
61594a75ad4SBoyan Karatotev			mov	x0, #ERRATA_APPLIES
61694a75ad4SBoyan Karatotev		.else
61794a75ad4SBoyan Karatotev			mov	x0, #ERRATA_MISSING
61894a75ad4SBoyan Karatotev		.endif
61994a75ad4SBoyan Karatotev		ret
620*bdaf0d9bSGovindraj Raja	endfunc_compat check_erratum_\_cpu\()_\_id
62194a75ad4SBoyan Karatotev.endm
62294a75ad4SBoyan Karatotev
6237791ce21SBoyan Karatotev/*
6247791ce21SBoyan Karatotev * provide a shorthand for the name format for annoying errata
62536eeb59fSBoyan Karatotev * body: clobber x0 to x4
6267791ce21SBoyan Karatotev */
62794a75ad4SBoyan Karatotev.macro check_erratum_custom_start _cpu:req, _cve:req, _id:req
628*bdaf0d9bSGovindraj Raja	func_compat check_erratum_\_cpu\()_\_id
62994a75ad4SBoyan Karatotev.endm
63094a75ad4SBoyan Karatotev
63194a75ad4SBoyan Karatotev.macro check_erratum_custom_end _cpu:req, _cve:req, _id:req
632*bdaf0d9bSGovindraj Raja	endfunc_compat check_erratum_\_cpu\()_\_id
63394a75ad4SBoyan Karatotev.endm
63494a75ad4SBoyan Karatotev
6353f4c1e1eSBoyan Karatotev/*******************************************************************************
6363f4c1e1eSBoyan Karatotev * CPU reset function wrapper
6373f4c1e1eSBoyan Karatotev ******************************************************************************/
6383f4c1e1eSBoyan Karatotev
6393f4c1e1eSBoyan Karatotev/*
64089dba82dSBoyan Karatotev * Helper to register a cpu with the errata framework. Begins the definition of
64189dba82dSBoyan Karatotev * the reset function.
64289dba82dSBoyan Karatotev *
64389dba82dSBoyan Karatotev * _cpu:
64489dba82dSBoyan Karatotev *	Name of cpu as given to declare_cpu_ops
64589dba82dSBoyan Karatotev */
64689dba82dSBoyan Karatotev.macro cpu_reset_prologue _cpu:req
647*bdaf0d9bSGovindraj Raja	func_compat \_cpu\()_reset_func
64889dba82dSBoyan Karatotev		mov	x15, x30
64989dba82dSBoyan Karatotev		get_rev_var x14, x0
65089dba82dSBoyan Karatotev.endm
65189dba82dSBoyan Karatotev
65289dba82dSBoyan Karatotev/*
65389dba82dSBoyan Karatotev * Wrapper of the reset function to automatically apply all reset-time errata.
65489dba82dSBoyan Karatotev * Will end with an isb.
6553f4c1e1eSBoyan Karatotev *
6563f4c1e1eSBoyan Karatotev * _cpu:
6573f4c1e1eSBoyan Karatotev *	Name of cpu as given to declare_cpu_ops
6583f4c1e1eSBoyan Karatotev *
6593f4c1e1eSBoyan Karatotev * in body:
6603f4c1e1eSBoyan Karatotev *	clobber x8 to x14
6613f4c1e1eSBoyan Karatotev *	argument x14 - cpu_rev_var
6623f4c1e1eSBoyan Karatotev */
6633f4c1e1eSBoyan Karatotev.macro cpu_reset_func_start _cpu:req
66489dba82dSBoyan Karatotev	/* the func/endfunc macros will change sections. So change the section
66589dba82dSBoyan Karatotev	 * back to the reset function's */
66689dba82dSBoyan Karatotev	.section .text.asm.\_cpu\()_reset_func, "ax"
6673f4c1e1eSBoyan Karatotev.endm
6683f4c1e1eSBoyan Karatotev
6693f4c1e1eSBoyan Karatotev.macro cpu_reset_func_end _cpu:req
6703f4c1e1eSBoyan Karatotev		isb
6713f4c1e1eSBoyan Karatotev		ret	x15
672*bdaf0d9bSGovindraj Raja	endfunc_compat \_cpu\()_reset_func
6733f4c1e1eSBoyan Karatotev.endm
6744f748cc4SBoyan Karatotev
6752590e819SBoyan Karatotev/*
6762590e819SBoyan Karatotev * Helper macro that enables Maximum Power Mitigation Mechanism (MPMM) on
6772590e819SBoyan Karatotev * compatible Arm cores.
6782590e819SBoyan Karatotev *
6792590e819SBoyan Karatotev * Clobbers x0.
6802590e819SBoyan Karatotev */
6812590e819SBoyan Karatotev.macro enable_mpmm
6822590e819SBoyan Karatotev#if ENABLE_MPMM
6832590e819SBoyan Karatotev	mrs	x0, CPUPPMCR_EL3
6842590e819SBoyan Karatotev	/* if CPUPPMCR_EL3.MPMMPINCTL != 0, skip enabling MPMM */
6852590e819SBoyan Karatotev	ands	x0, x0, CPUPPMCR_EL3_MPMMPINCTL_BIT
6862590e819SBoyan Karatotev	b.ne	1f
6872590e819SBoyan Karatotev	sysreg_bit_set CPUPPMCR_EL3, CPUMPMMCR_EL3_MPMM_EN_BIT
6882590e819SBoyan Karatotev	1:
6892590e819SBoyan Karatotev#endif
6902590e819SBoyan Karatotev.endm
6912590e819SBoyan Karatotev
692c3cf06f1SAntonio Nino Diaz#endif /* CPU_MACROS_S */
693