1add40351SSoby Mathew/* 25dd9dbb5SJeenu Viswambharan * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved. 3add40351SSoby Mathew * 4add40351SSoby Mathew * Redistribution and use in source and binary forms, with or without 5add40351SSoby Mathew * modification, are permitted provided that the following conditions are met: 6add40351SSoby Mathew * 7add40351SSoby Mathew * Redistributions of source code must retain the above copyright notice, this 8add40351SSoby Mathew * list of conditions and the following disclaimer. 9add40351SSoby Mathew * 10add40351SSoby Mathew * Redistributions in binary form must reproduce the above copyright notice, 11add40351SSoby Mathew * this list of conditions and the following disclaimer in the documentation 12add40351SSoby Mathew * and/or other materials provided with the distribution. 13add40351SSoby Mathew * 14add40351SSoby Mathew * Neither the name of ARM nor the names of its contributors may be used 15add40351SSoby Mathew * to endorse or promote products derived from this software without specific 16add40351SSoby Mathew * prior written permission. 17add40351SSoby Mathew * 18add40351SSoby Mathew * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19add40351SSoby Mathew * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20add40351SSoby Mathew * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21add40351SSoby Mathew * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22add40351SSoby Mathew * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23add40351SSoby Mathew * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24add40351SSoby Mathew * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25add40351SSoby Mathew * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26add40351SSoby Mathew * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27add40351SSoby Mathew * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28add40351SSoby Mathew * POSSIBILITY OF SUCH DAMAGE. 29add40351SSoby Mathew */ 30e2bf57f8SDan Handley#ifndef __CPU_MACROS_S__ 31e2bf57f8SDan Handley#define __CPU_MACROS_S__ 32add40351SSoby Mathew 33add40351SSoby Mathew#include <arch.h> 34add40351SSoby Mathew 35add40351SSoby Mathew#define CPU_IMPL_PN_MASK (MIDR_IMPL_MASK << MIDR_IMPL_SHIFT) | \ 36add40351SSoby Mathew (MIDR_PN_MASK << MIDR_PN_SHIFT) 37add40351SSoby Mathew 385dd9dbb5SJeenu Viswambharan/* The number of CPU operations allowed */ 395dd9dbb5SJeenu Viswambharan#define CPU_MAX_PWR_DWN_OPS 2 405dd9dbb5SJeenu Viswambharan 415dd9dbb5SJeenu Viswambharan/* Special constant to specify that CPU has no reset function */ 425dd9dbb5SJeenu Viswambharan#define CPU_NO_RESET_FUNC 0 435dd9dbb5SJeenu Viswambharan 445dd9dbb5SJeenu Viswambharan/* Word size for 64-bit CPUs */ 455dd9dbb5SJeenu Viswambharan#define CPU_WORD_SIZE 8 465dd9dbb5SJeenu Viswambharan 47add40351SSoby Mathew /* 48add40351SSoby Mathew * Define the offsets to the fields in cpu_ops structure. 49add40351SSoby Mathew */ 50add40351SSoby Mathew .struct 0 51add40351SSoby MathewCPU_MIDR: /* cpu_ops midr */ 52add40351SSoby Mathew .space 8 53add40351SSoby Mathew/* Reset fn is needed in BL at reset vector */ 54*3d8256b2SMasahiro Yamada#if defined(IMAGE_BL1) || defined(IMAGE_BL31) 55add40351SSoby MathewCPU_RESET_FUNC: /* cpu_ops reset_func */ 56add40351SSoby Mathew .space 8 57add40351SSoby Mathew#endif 58*3d8256b2SMasahiro Yamada#ifdef IMAGE_BL31 /* The power down core and cluster is needed only in BL31 */ 595dd9dbb5SJeenu ViswambharanCPU_PWR_DWN_OPS: /* cpu_ops power down functions */ 605dd9dbb5SJeenu Viswambharan .space (8 * CPU_MAX_PWR_DWN_OPS) 61add40351SSoby Mathew#endif 62*3d8256b2SMasahiro Yamada#if defined(IMAGE_BL31) && CRASH_REPORTING 63d3f70af6SSoby MathewCPU_REG_DUMP: /* cpu specific register dump for crash reporting */ 64d3f70af6SSoby Mathew .space 8 65d3f70af6SSoby Mathew#endif 66add40351SSoby MathewCPU_OPS_SIZE = . 67add40351SSoby Mathew 68add40351SSoby Mathew /* 695dd9dbb5SJeenu Viswambharan * Write given expressions as quad words 705dd9dbb5SJeenu Viswambharan * 715dd9dbb5SJeenu Viswambharan * _count: 725dd9dbb5SJeenu Viswambharan * Write at least _count quad words. If the given number of 735dd9dbb5SJeenu Viswambharan * expressions is less than _count, repeat the last expression to 745dd9dbb5SJeenu Viswambharan * fill _count quad words in total 755dd9dbb5SJeenu Viswambharan * _rest: 765dd9dbb5SJeenu Viswambharan * Optional list of expressions. _this is for parameter extraction 775dd9dbb5SJeenu Viswambharan * only, and has no significance to the caller 785dd9dbb5SJeenu Viswambharan * 795dd9dbb5SJeenu Viswambharan * Invoked as: 805dd9dbb5SJeenu Viswambharan * fill_constants 2, foo, bar, blah, ... 81add40351SSoby Mathew */ 825dd9dbb5SJeenu Viswambharan .macro fill_constants _count:req, _this, _rest:vararg 835dd9dbb5SJeenu Viswambharan .ifgt \_count 845dd9dbb5SJeenu Viswambharan /* Write the current expression */ 855dd9dbb5SJeenu Viswambharan .ifb \_this 865dd9dbb5SJeenu Viswambharan .error "Nothing to fill" 875dd9dbb5SJeenu Viswambharan .endif 885dd9dbb5SJeenu Viswambharan .quad \_this 895dd9dbb5SJeenu Viswambharan 905dd9dbb5SJeenu Viswambharan /* Invoke recursively for remaining expressions */ 915dd9dbb5SJeenu Viswambharan .ifnb \_rest 925dd9dbb5SJeenu Viswambharan fill_constants \_count-1, \_rest 935dd9dbb5SJeenu Viswambharan .else 945dd9dbb5SJeenu Viswambharan fill_constants \_count-1, \_this 955dd9dbb5SJeenu Viswambharan .endif 965dd9dbb5SJeenu Viswambharan .endif 975dd9dbb5SJeenu Viswambharan .endm 985dd9dbb5SJeenu Viswambharan 995dd9dbb5SJeenu Viswambharan /* 1005dd9dbb5SJeenu Viswambharan * Declare CPU operations 1015dd9dbb5SJeenu Viswambharan * 1025dd9dbb5SJeenu Viswambharan * _name: 1035dd9dbb5SJeenu Viswambharan * Name of the CPU for which operations are being specified 1045dd9dbb5SJeenu Viswambharan * _midr: 1055dd9dbb5SJeenu Viswambharan * Numeric value expected to read from CPU's MIDR 1065dd9dbb5SJeenu Viswambharan * _resetfunc: 1075dd9dbb5SJeenu Viswambharan * Reset function for the CPU. If there's no CPU reset function, 1085dd9dbb5SJeenu Viswambharan * specify CPU_NO_RESET_FUNC 1095dd9dbb5SJeenu Viswambharan * _power_down_ops: 1105dd9dbb5SJeenu Viswambharan * Comma-separated list of functions to perform power-down 1115dd9dbb5SJeenu Viswambharan * operatios on the CPU. At least one, and up to 1125dd9dbb5SJeenu Viswambharan * CPU_MAX_PWR_DWN_OPS number of functions may be specified. 1135dd9dbb5SJeenu Viswambharan * Starting at power level 0, these functions shall handle power 1145dd9dbb5SJeenu Viswambharan * down at subsequent power levels. If there aren't exactly 1155dd9dbb5SJeenu Viswambharan * CPU_MAX_PWR_DWN_OPS functions, the last specified one will be 1165dd9dbb5SJeenu Viswambharan * used to handle power down at subsequent levels 1175dd9dbb5SJeenu Viswambharan */ 1185dd9dbb5SJeenu Viswambharan .macro declare_cpu_ops _name:req, _midr:req, _resetfunc:req, \ 1195dd9dbb5SJeenu Viswambharan _power_down_ops:vararg 1205dd9dbb5SJeenu Viswambharan .section cpu_ops, "a" 1215dd9dbb5SJeenu Viswambharan .align 3 122add40351SSoby Mathew .type cpu_ops_\_name, %object 123add40351SSoby Mathew .quad \_midr 124*3d8256b2SMasahiro Yamada#if defined(IMAGE_BL1) || defined(IMAGE_BL31) 1255dd9dbb5SJeenu Viswambharan .quad \_resetfunc 126add40351SSoby Mathew#endif 127*3d8256b2SMasahiro Yamada#ifdef IMAGE_BL31 1285dd9dbb5SJeenu Viswambharan1: 1295dd9dbb5SJeenu Viswambharan /* Insert list of functions */ 1305dd9dbb5SJeenu Viswambharan fill_constants CPU_MAX_PWR_DWN_OPS, \_power_down_ops 1315dd9dbb5SJeenu Viswambharan2: 1325dd9dbb5SJeenu Viswambharan /* 1335dd9dbb5SJeenu Viswambharan * Error if no or more than CPU_MAX_PWR_DWN_OPS were specified in the 1345dd9dbb5SJeenu Viswambharan * list 1355dd9dbb5SJeenu Viswambharan */ 1365dd9dbb5SJeenu Viswambharan .ifeq 2b - 1b 1375dd9dbb5SJeenu Viswambharan .error "At least one power down function must be specified" 1385dd9dbb5SJeenu Viswambharan .else 1395dd9dbb5SJeenu Viswambharan .iflt 2b - 1b - (CPU_MAX_PWR_DWN_OPS * CPU_WORD_SIZE) 1405dd9dbb5SJeenu Viswambharan .error "More than CPU_MAX_PWR_DWN_OPS functions specified" 1415dd9dbb5SJeenu Viswambharan .endif 1425dd9dbb5SJeenu Viswambharan .endif 143add40351SSoby Mathew#endif 144*3d8256b2SMasahiro Yamada#if defined(IMAGE_BL31) && CRASH_REPORTING 145d3f70af6SSoby Mathew .quad \_name\()_cpu_reg_dump 146d3f70af6SSoby Mathew#endif 147add40351SSoby Mathew .endm 148e2bf57f8SDan Handley 149e2bf57f8SDan Handley#endif /* __CPU_MACROS_S__ */ 150