1 /* 2 * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef __CORTEX_A57_H__ 8 #define __CORTEX_A57_H__ 9 #include <utils_def.h> 10 11 /* Cortex-A57 midr for revision 0 */ 12 #define CORTEX_A57_MIDR 0x410FD070 13 14 /* Retention timer tick definitions */ 15 #define RETENTION_ENTRY_TICKS_2 0x1 16 #define RETENTION_ENTRY_TICKS_8 0x2 17 #define RETENTION_ENTRY_TICKS_32 0x3 18 #define RETENTION_ENTRY_TICKS_64 0x4 19 #define RETENTION_ENTRY_TICKS_128 0x5 20 #define RETENTION_ENTRY_TICKS_256 0x6 21 #define RETENTION_ENTRY_TICKS_512 0x7 22 23 /******************************************************************************* 24 * CPU Extended Control register specific definitions. 25 ******************************************************************************/ 26 #define CORTEX_A57_ECTLR p15, 1, c15 27 28 #define CORTEX_A57_ECTLR_SMP_BIT (ULL(1) << 6) 29 #define CORTEX_A57_ECTLR_DIS_TWD_ACC_PFTCH_BIT (ULL(1) << 38) 30 #define CORTEX_A57_ECTLR_L2_IPFTCH_DIST_MASK (ULL(0x3) << 35) 31 #define CORTEX_A57_ECTLR_L2_DPFTCH_DIST_MASK (ULL(0x3) << 32) 32 33 #define CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT 0 34 #define CORTEX_A57_ECTLR_CPU_RET_CTRL_MASK (ULL(0x7) << CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT) 35 36 /******************************************************************************* 37 * CPU Memory Error Syndrome register specific definitions. 38 ******************************************************************************/ 39 #define CORTEX_A57_CPUMERRSR p15, 2, c15 40 41 /******************************************************************************* 42 * CPU Auxiliary Control register specific definitions. 43 ******************************************************************************/ 44 #define CORTEX_A57_ACTLR p15, 0, c15 45 46 #define CORTEX_A57_ACTLR_DIS_LOAD_PASS_DMB (ULL(1) << 59) 47 #define CORTEX_A57_ACTLR_GRE_NGRE_AS_NGNRE (ULL(1) << 54) 48 #define CORTEX_A57_ACTLR_DIS_OVERREAD (ULL(1) << 52) 49 #define CORTEX_A57_ACTLR_NO_ALLOC_WBWA (ULL(1) << 49) 50 #define CORTEX_A57_ACTLR_DCC_AS_DCCI (ULL(1) << 44) 51 #define CORTEX_A57_ACTLR_FORCE_FPSCR_FLUSH (ULL(1) << 38) 52 #define CORTEX_A57_ACTLR_DIS_STREAMING (ULL(3) << 27) 53 #define CORTEX_A57_ACTLR_DIS_L1_STREAMING (ULL(3) << 25) 54 #define CORTEX_A57_ACTLR_DIS_INDIRECT_PREDICTOR (ULL(1) << 4) 55 56 /******************************************************************************* 57 * L2 Control register specific definitions. 58 ******************************************************************************/ 59 #define CORTEX_A57_L2CTLR p15, 1, c9, c0, 2 60 61 #define CORTEX_A57_L2CTLR_DATA_RAM_LATENCY_SHIFT 0 62 #define CORTEX_A57_L2CTLR_TAG_RAM_LATENCY_SHIFT 6 63 64 #define CORTEX_A57_L2_DATA_RAM_LATENCY_3_CYCLES 0x2 65 #define CORTEX_A57_L2_TAG_RAM_LATENCY_3_CYCLES 0x2 66 67 /******************************************************************************* 68 * L2 Extended Control register specific definitions. 69 ******************************************************************************/ 70 #define CORTEX_A57_L2ECTLR p15, 1, c9, c0, 3 71 72 #define CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT 0 73 #define CORTEX_A57_L2ECTLR_RET_CTRL_MASK (ULL(0x7) << CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT) 74 75 /******************************************************************************* 76 * L2 Memory Error Syndrome register specific definitions. 77 ******************************************************************************/ 78 #define CORTEX_A57_L2MERRSR p15, 3, c15 79 80 #endif /* __CORTEX_A57_H__ */ 81