1*1b8898ebSYann Gautier /* 2*1b8898ebSYann Gautier * Copyright (C) 2022, STMicroelectronics - All Rights Reserved 3*1b8898ebSYann Gautier * 4*1b8898ebSYann Gautier * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 5*1b8898ebSYann Gautier */ 6*1b8898ebSYann Gautier 7*1b8898ebSYann Gautier #ifndef _DT_BINDINGS_CLOCK_STM32MP13_CLKSRC_H_ 8*1b8898ebSYann Gautier #define _DT_BINDINGS_CLOCK_STM32MP13_CLKSRC_H_ 9*1b8898ebSYann Gautier 10*1b8898ebSYann Gautier #define CMD_DIV 0 11*1b8898ebSYann Gautier #define CMD_MUX 1 12*1b8898ebSYann Gautier #define CMD_CLK 2 13*1b8898ebSYann Gautier #define CMD_RESERVED1 3 14*1b8898ebSYann Gautier 15*1b8898ebSYann Gautier #define CMD_SHIFT 26 16*1b8898ebSYann Gautier #define CMD_MASK 0xFC000000 17*1b8898ebSYann Gautier #define CMD_DATA_MASK 0x03FFFFFF 18*1b8898ebSYann Gautier 19*1b8898ebSYann Gautier #define DIV_ID_SHIFT 8 20*1b8898ebSYann Gautier #define DIV_ID_MASK 0x0000FF00 21*1b8898ebSYann Gautier 22*1b8898ebSYann Gautier #define DIV_DIVN_SHIFT 0 23*1b8898ebSYann Gautier #define DIV_DIVN_MASK 0x000000FF 24*1b8898ebSYann Gautier 25*1b8898ebSYann Gautier #define MUX_ID_SHIFT 4 26*1b8898ebSYann Gautier #define MUX_ID_MASK 0x00000FF0 27*1b8898ebSYann Gautier 28*1b8898ebSYann Gautier #define MUX_SEL_SHIFT 0 29*1b8898ebSYann Gautier #define MUX_SEL_MASK 0x0000000F 30*1b8898ebSYann Gautier 31*1b8898ebSYann Gautier #define CLK_ID_MASK GENMASK_32(19, 11) 32*1b8898ebSYann Gautier #define CLK_ID_SHIFT 11 33*1b8898ebSYann Gautier #define CLK_ON_MASK 0x00000400 34*1b8898ebSYann Gautier #define CLK_ON_SHIFT 10 35*1b8898ebSYann Gautier #define CLK_DIV_MASK GENMASK_32(9, 4) 36*1b8898ebSYann Gautier #define CLK_DIV_SHIFT 4 37*1b8898ebSYann Gautier #define CLK_SEL_MASK GENMASK_32(3, 0) 38*1b8898ebSYann Gautier #define CLK_SEL_SHIFT 0 39*1b8898ebSYann Gautier 40*1b8898ebSYann Gautier #define DIV_PLL1DIVP 0 41*1b8898ebSYann Gautier #define DIV_PLL2DIVP 1 42*1b8898ebSYann Gautier #define DIV_PLL2DIVQ 2 43*1b8898ebSYann Gautier #define DIV_PLL2DIVR 3 44*1b8898ebSYann Gautier #define DIV_PLL3DIVP 4 45*1b8898ebSYann Gautier #define DIV_PLL3DIVQ 5 46*1b8898ebSYann Gautier #define DIV_PLL3DIVR 6 47*1b8898ebSYann Gautier #define DIV_PLL4DIVP 7 48*1b8898ebSYann Gautier #define DIV_PLL4DIVQ 8 49*1b8898ebSYann Gautier #define DIV_PLL4DIVR 9 50*1b8898ebSYann Gautier #define DIV_MPU 10 51*1b8898ebSYann Gautier #define DIV_AXI 11 52*1b8898ebSYann Gautier #define DIV_MLAHB 12 53*1b8898ebSYann Gautier #define DIV_APB1 13 54*1b8898ebSYann Gautier #define DIV_APB2 14 55*1b8898ebSYann Gautier #define DIV_APB3 15 56*1b8898ebSYann Gautier #define DIV_APB4 16 57*1b8898ebSYann Gautier #define DIV_APB5 17 58*1b8898ebSYann Gautier #define DIV_APB6 18 59*1b8898ebSYann Gautier #define DIV_RTC 19 60*1b8898ebSYann Gautier #define DIV_MCO1 20 61*1b8898ebSYann Gautier #define DIV_MCO2 21 62*1b8898ebSYann Gautier #define DIV_HSI 22 63*1b8898ebSYann Gautier #define DIV_TRACE 23 64*1b8898ebSYann Gautier #define DIV_ETH1PTP 24 65*1b8898ebSYann Gautier #define DIV_ETH2PTP 25 66*1b8898ebSYann Gautier #define DIV_MAX 26 67*1b8898ebSYann Gautier 68*1b8898ebSYann Gautier #define DIV(div_id, div) ((CMD_DIV << CMD_SHIFT) |\ 69*1b8898ebSYann Gautier ((div_id) << DIV_ID_SHIFT |\ 70*1b8898ebSYann Gautier (div))) 71*1b8898ebSYann Gautier 72*1b8898ebSYann Gautier #define CLKSRC(mux_id, sel) ((CMD_MUX << CMD_SHIFT) |\ 73*1b8898ebSYann Gautier ((mux_id) << MUX_ID_SHIFT |\ 74*1b8898ebSYann Gautier (sel))) 75*1b8898ebSYann Gautier 76*1b8898ebSYann Gautier /* MCO output is enable */ 77*1b8898ebSYann Gautier #define MCO_SRC(mco_id, sel) ((CMD_CLK << CMD_SHIFT) |\ 78*1b8898ebSYann Gautier (((mco_id) << CLK_ID_SHIFT) |\ 79*1b8898ebSYann Gautier (sel)) | CLK_ON_MASK) 80*1b8898ebSYann Gautier 81*1b8898ebSYann Gautier #define MCO_DISABLED(mco_id) ((CMD_CLK << CMD_SHIFT) |\ 82*1b8898ebSYann Gautier ((mco_id) << CLK_ID_SHIFT)) 83*1b8898ebSYann Gautier 84*1b8898ebSYann Gautier /* CLK output is enable */ 85*1b8898ebSYann Gautier #define CLK_SRC(clk_id, sel) ((CMD_CLK << CMD_SHIFT) |\ 86*1b8898ebSYann Gautier (((clk_id) << CLK_ID_SHIFT) |\ 87*1b8898ebSYann Gautier (sel)) | CLK_ON_MASK) 88*1b8898ebSYann Gautier 89*1b8898ebSYann Gautier #define CLK_DISABLED(clk_id) ((CMD_CLK << CMD_SHIFT) |\ 90*1b8898ebSYann Gautier ((clk_id) << CLK_ID_SHIFT)) 91*1b8898ebSYann Gautier 92*1b8898ebSYann Gautier #define MUX_MPU 0 93*1b8898ebSYann Gautier #define MUX_AXI 1 94*1b8898ebSYann Gautier #define MUX_MLAHB 2 95*1b8898ebSYann Gautier #define MUX_PLL12 3 96*1b8898ebSYann Gautier #define MUX_PLL3 4 97*1b8898ebSYann Gautier #define MUX_PLL4 5 98*1b8898ebSYann Gautier #define MUX_RTC 6 99*1b8898ebSYann Gautier #define MUX_MCO1 7 100*1b8898ebSYann Gautier #define MUX_MCO2 8 101*1b8898ebSYann Gautier #define MUX_CKPER 9 102*1b8898ebSYann Gautier #define MUX_KERNEL_BEGIN 10 103*1b8898ebSYann Gautier #define MUX_ADC1 10 104*1b8898ebSYann Gautier #define MUX_ADC2 11 105*1b8898ebSYann Gautier #define MUX_DCMIPP 12 106*1b8898ebSYann Gautier #define MUX_ETH1 13 107*1b8898ebSYann Gautier #define MUX_ETH2 14 108*1b8898ebSYann Gautier #define MUX_FDCAN 15 109*1b8898ebSYann Gautier #define MUX_FMC 16 110*1b8898ebSYann Gautier #define MUX_I2C12 17 111*1b8898ebSYann Gautier #define MUX_I2C3 18 112*1b8898ebSYann Gautier #define MUX_I2C4 19 113*1b8898ebSYann Gautier #define MUX_I2C5 20 114*1b8898ebSYann Gautier #define MUX_LPTIM1 21 115*1b8898ebSYann Gautier #define MUX_LPTIM2 22 116*1b8898ebSYann Gautier #define MUX_LPTIM3 23 117*1b8898ebSYann Gautier #define MUX_LPTIM45 24 118*1b8898ebSYann Gautier #define MUX_QSPI 25 119*1b8898ebSYann Gautier #define MUX_RNG1 26 120*1b8898ebSYann Gautier #define MUX_SAES 27 121*1b8898ebSYann Gautier #define MUX_SAI1 28 122*1b8898ebSYann Gautier #define MUX_SAI2 29 123*1b8898ebSYann Gautier #define MUX_SDMMC1 30 124*1b8898ebSYann Gautier #define MUX_SDMMC2 31 125*1b8898ebSYann Gautier #define MUX_SPDIF 32 126*1b8898ebSYann Gautier #define MUX_SPI1 33 127*1b8898ebSYann Gautier #define MUX_SPI23 34 128*1b8898ebSYann Gautier #define MUX_SPI4 35 129*1b8898ebSYann Gautier #define MUX_SPI5 36 130*1b8898ebSYann Gautier #define MUX_STGEN 37 131*1b8898ebSYann Gautier #define MUX_UART1 38 132*1b8898ebSYann Gautier #define MUX_UART2 39 133*1b8898ebSYann Gautier #define MUX_UART35 40 134*1b8898ebSYann Gautier #define MUX_UART4 41 135*1b8898ebSYann Gautier #define MUX_UART6 42 136*1b8898ebSYann Gautier #define MUX_UART78 43 137*1b8898ebSYann Gautier #define MUX_USBO 44 138*1b8898ebSYann Gautier #define MUX_USBPHY 45 139*1b8898ebSYann Gautier #define MUX_MAX 46 140*1b8898ebSYann Gautier 141*1b8898ebSYann Gautier #define CLK_MPU_HSI CLKSRC(MUX_MPU, 0) 142*1b8898ebSYann Gautier #define CLK_MPU_HSE CLKSRC(MUX_MPU, 1) 143*1b8898ebSYann Gautier #define CLK_MPU_PLL1P CLKSRC(MUX_MPU, 2) 144*1b8898ebSYann Gautier #define CLK_MPU_PLL1P_DIV CLKSRC(MUX_MPU, 3) 145*1b8898ebSYann Gautier 146*1b8898ebSYann Gautier #define CLK_AXI_HSI CLKSRC(MUX_AXI, 0) 147*1b8898ebSYann Gautier #define CLK_AXI_HSE CLKSRC(MUX_AXI, 1) 148*1b8898ebSYann Gautier #define CLK_AXI_PLL2P CLKSRC(MUX_AXI, 2) 149*1b8898ebSYann Gautier 150*1b8898ebSYann Gautier #define CLK_MLAHBS_HSI CLKSRC(MUX_MLAHB, 0) 151*1b8898ebSYann Gautier #define CLK_MLAHBS_HSE CLKSRC(MUX_MLAHB, 1) 152*1b8898ebSYann Gautier #define CLK_MLAHBS_CSI CLKSRC(MUX_MLAHB, 2) 153*1b8898ebSYann Gautier #define CLK_MLAHBS_PLL3 CLKSRC(MUX_MLAHB, 3) 154*1b8898ebSYann Gautier 155*1b8898ebSYann Gautier #define CLK_PLL12_HSI CLKSRC(MUX_PLL12, 0) 156*1b8898ebSYann Gautier #define CLK_PLL12_HSE CLKSRC(MUX_PLL12, 1) 157*1b8898ebSYann Gautier 158*1b8898ebSYann Gautier #define CLK_PLL3_HSI CLKSRC(MUX_PLL3, 0) 159*1b8898ebSYann Gautier #define CLK_PLL3_HSE CLKSRC(MUX_PLL3, 1) 160*1b8898ebSYann Gautier #define CLK_PLL3_CSI CLKSRC(MUX_PLL3, 2) 161*1b8898ebSYann Gautier 162*1b8898ebSYann Gautier #define CLK_PLL4_HSI CLKSRC(MUX_PLL4, 0) 163*1b8898ebSYann Gautier #define CLK_PLL4_HSE CLKSRC(MUX_PLL4, 1) 164*1b8898ebSYann Gautier #define CLK_PLL4_CSI CLKSRC(MUX_PLL4, 2) 165*1b8898ebSYann Gautier 166*1b8898ebSYann Gautier #define CLK_RTC_DISABLED CLK_DISABLED(RTC) 167*1b8898ebSYann Gautier #define CLK_RTC_LSE CLK_SRC(RTC, 1) 168*1b8898ebSYann Gautier #define CLK_RTC_LSI CLK_SRC(RTC, 2) 169*1b8898ebSYann Gautier #define CLK_RTC_HSE CLK_SRC(RTC, 3) 170*1b8898ebSYann Gautier 171*1b8898ebSYann Gautier #define CLK_MCO1_HSI CLK_SRC(CK_MCO1, 0) 172*1b8898ebSYann Gautier #define CLK_MCO1_HSE CLK_SRC(CK_MCO1, 1) 173*1b8898ebSYann Gautier #define CLK_MCO1_CSI CLK_SRC(CK_MCO1, 2) 174*1b8898ebSYann Gautier #define CLK_MCO1_LSI CLK_SRC(CK_MCO1, 3) 175*1b8898ebSYann Gautier #define CLK_MCO1_LSE CLK_SRC(CK_MCO1, 4) 176*1b8898ebSYann Gautier #define CLK_MCO1_DISABLED CLK_DISABLED(CK_MCO1) 177*1b8898ebSYann Gautier 178*1b8898ebSYann Gautier #define CLK_MCO2_MPU CLK_SRC(CK_MCO2, 0) 179*1b8898ebSYann Gautier #define CLK_MCO2_AXI CLK_SRC(CK_MCO2, 1) 180*1b8898ebSYann Gautier #define CLK_MCO2_MLAHB CLK_SRC(CK_MCO2, 2) 181*1b8898ebSYann Gautier #define CLK_MCO2_PLL4 CLK_SRC(CK_MCO2, 3) 182*1b8898ebSYann Gautier #define CLK_MCO2_HSE CLK_SRC(CK_MCO2, 4) 183*1b8898ebSYann Gautier #define CLK_MCO2_HSI CLK_SRC(CK_MCO2, 5) 184*1b8898ebSYann Gautier #define CLK_MCO2_DISABLED CLK_DISABLED(CK_MCO2) 185*1b8898ebSYann Gautier 186*1b8898ebSYann Gautier #define CLK_CKPER_HSI CLKSRC(MUX_CKPER, 0) 187*1b8898ebSYann Gautier #define CLK_CKPER_CSI CLKSRC(MUX_CKPER, 1) 188*1b8898ebSYann Gautier #define CLK_CKPER_HSE CLKSRC(MUX_CKPER, 2) 189*1b8898ebSYann Gautier #define CLK_CKPER_DISABLED CLKSRC(MUX_CKPER, 3) 190*1b8898ebSYann Gautier 191*1b8898ebSYann Gautier #define CLK_I2C12_PCLK1 CLKSRC(MUX_I2C12, 0) 192*1b8898ebSYann Gautier #define CLK_I2C12_PLL4R CLKSRC(MUX_I2C12, 1) 193*1b8898ebSYann Gautier #define CLK_I2C12_HSI CLKSRC(MUX_I2C12, 2) 194*1b8898ebSYann Gautier #define CLK_I2C12_CSI CLKSRC(MUX_I2C12, 3) 195*1b8898ebSYann Gautier 196*1b8898ebSYann Gautier #define CLK_I2C3_PCLK6 CLKSRC(MUX_I2C3, 0) 197*1b8898ebSYann Gautier #define CLK_I2C3_PLL4R CLKSRC(MUX_I2C3, 1) 198*1b8898ebSYann Gautier #define CLK_I2C3_HSI CLKSRC(MUX_I2C3, 2) 199*1b8898ebSYann Gautier #define CLK_I2C3_CSI CLKSRC(MUX_I2C3, 3) 200*1b8898ebSYann Gautier 201*1b8898ebSYann Gautier #define CLK_I2C4_PCLK6 CLKSRC(MUX_I2C4, 0) 202*1b8898ebSYann Gautier #define CLK_I2C4_PLL4R CLKSRC(MUX_I2C4, 1) 203*1b8898ebSYann Gautier #define CLK_I2C4_HSI CLKSRC(MUX_I2C4, 2) 204*1b8898ebSYann Gautier #define CLK_I2C4_CSI CLKSRC(MUX_I2C4, 3) 205*1b8898ebSYann Gautier 206*1b8898ebSYann Gautier #define CLK_I2C5_PCLK6 CLKSRC(MUX_I2C5, 0) 207*1b8898ebSYann Gautier #define CLK_I2C5_PLL4R CLKSRC(MUX_I2C5, 1) 208*1b8898ebSYann Gautier #define CLK_I2C5_HSI CLKSRC(MUX_I2C5, 2) 209*1b8898ebSYann Gautier #define CLK_I2C5_CSI CLKSRC(MUX_I2C5, 3) 210*1b8898ebSYann Gautier 211*1b8898ebSYann Gautier #define CLK_SPI1_PLL4P CLKSRC(MUX_SPI1, 0) 212*1b8898ebSYann Gautier #define CLK_SPI1_PLL3Q CLKSRC(MUX_SPI1, 1) 213*1b8898ebSYann Gautier #define CLK_SPI1_I2SCKIN CLKSRC(MUX_SPI1, 2) 214*1b8898ebSYann Gautier #define CLK_SPI1_CKPER CLKSRC(MUX_SPI1, 3) 215*1b8898ebSYann Gautier #define CLK_SPI1_PLL3R CLKSRC(MUX_SPI1, 4) 216*1b8898ebSYann Gautier 217*1b8898ebSYann Gautier #define CLK_SPI23_PLL4P CLKSRC(MUX_SPI23, 0) 218*1b8898ebSYann Gautier #define CLK_SPI23_PLL3Q CLKSRC(MUX_SPI23, 1) 219*1b8898ebSYann Gautier #define CLK_SPI23_I2SCKIN CLKSRC(MUX_SPI23, 2) 220*1b8898ebSYann Gautier #define CLK_SPI23_CKPER CLKSRC(MUX_SPI23, 3) 221*1b8898ebSYann Gautier #define CLK_SPI23_PLL3R CLKSRC(MUX_SPI23, 4) 222*1b8898ebSYann Gautier 223*1b8898ebSYann Gautier #define CLK_SPI4_PCLK6 CLKSRC(MUX_SPI4, 0) 224*1b8898ebSYann Gautier #define CLK_SPI4_PLL4Q CLKSRC(MUX_SPI4, 1) 225*1b8898ebSYann Gautier #define CLK_SPI4_HSI CLKSRC(MUX_SPI4, 2) 226*1b8898ebSYann Gautier #define CLK_SPI4_CSI CLKSRC(MUX_SPI4, 3) 227*1b8898ebSYann Gautier #define CLK_SPI4_HSE CLKSRC(MUX_SPI4, 4) 228*1b8898ebSYann Gautier #define CLK_SPI4_I2SCKIN CLKSRC(MUX_SPI4, 5) 229*1b8898ebSYann Gautier 230*1b8898ebSYann Gautier #define CLK_SPI5_PCLK6 CLKSRC(MUX_SPI5, 0) 231*1b8898ebSYann Gautier #define CLK_SPI5_PLL4Q CLKSRC(MUX_SPI5, 1) 232*1b8898ebSYann Gautier #define CLK_SPI5_HSI CLKSRC(MUX_SPI5, 2) 233*1b8898ebSYann Gautier #define CLK_SPI5_CSI CLKSRC(MUX_SPI5, 3) 234*1b8898ebSYann Gautier #define CLK_SPI5_HSE CLKSRC(MUX_SPI5, 4) 235*1b8898ebSYann Gautier 236*1b8898ebSYann Gautier #define CLK_UART1_PCLK6 CLKSRC(MUX_UART1, 0) 237*1b8898ebSYann Gautier #define CLK_UART1_PLL3Q CLKSRC(MUX_UART1, 1) 238*1b8898ebSYann Gautier #define CLK_UART1_HSI CLKSRC(MUX_UART1, 2) 239*1b8898ebSYann Gautier #define CLK_UART1_CSI CLKSRC(MUX_UART1, 3) 240*1b8898ebSYann Gautier #define CLK_UART1_PLL4Q CLKSRC(MUX_UART1, 4) 241*1b8898ebSYann Gautier #define CLK_UART1_HSE CLKSRC(MUX_UART1, 5) 242*1b8898ebSYann Gautier 243*1b8898ebSYann Gautier #define CLK_UART2_PCLK6 CLKSRC(MUX_UART2, 0) 244*1b8898ebSYann Gautier #define CLK_UART2_PLL3Q CLKSRC(MUX_UART2, 1) 245*1b8898ebSYann Gautier #define CLK_UART2_HSI CLKSRC(MUX_UART2, 2) 246*1b8898ebSYann Gautier #define CLK_UART2_CSI CLKSRC(MUX_UART2, 3) 247*1b8898ebSYann Gautier #define CLK_UART2_PLL4Q CLKSRC(MUX_UART2, 4) 248*1b8898ebSYann Gautier #define CLK_UART2_HSE CLKSRC(MUX_UART2, 5) 249*1b8898ebSYann Gautier 250*1b8898ebSYann Gautier #define CLK_UART35_PCLK1 CLKSRC(MUX_UART35, 0) 251*1b8898ebSYann Gautier #define CLK_UART35_PLL4Q CLKSRC(MUX_UART35, 1) 252*1b8898ebSYann Gautier #define CLK_UART35_HSI CLKSRC(MUX_UART35, 2) 253*1b8898ebSYann Gautier #define CLK_UART35_CSI CLKSRC(MUX_UART35, 3) 254*1b8898ebSYann Gautier #define CLK_UART35_HSE CLKSRC(MUX_UART35, 4) 255*1b8898ebSYann Gautier 256*1b8898ebSYann Gautier #define CLK_UART4_PCLK1 CLKSRC(MUX_UART4, 0) 257*1b8898ebSYann Gautier #define CLK_UART4_PLL4Q CLKSRC(MUX_UART4, 1) 258*1b8898ebSYann Gautier #define CLK_UART4_HSI CLKSRC(MUX_UART4, 2) 259*1b8898ebSYann Gautier #define CLK_UART4_CSI CLKSRC(MUX_UART4, 3) 260*1b8898ebSYann Gautier #define CLK_UART4_HSE CLKSRC(MUX_UART4, 4) 261*1b8898ebSYann Gautier 262*1b8898ebSYann Gautier #define CLK_UART6_PCLK2 CLKSRC(MUX_UART6, 0) 263*1b8898ebSYann Gautier #define CLK_UART6_PLL4Q CLKSRC(MUX_UART6, 1) 264*1b8898ebSYann Gautier #define CLK_UART6_HSI CLKSRC(MUX_UART6, 2) 265*1b8898ebSYann Gautier #define CLK_UART6_CSI CLKSRC(MUX_UART6, 3) 266*1b8898ebSYann Gautier #define CLK_UART6_HSE CLKSRC(MUX_UART6, 4) 267*1b8898ebSYann Gautier 268*1b8898ebSYann Gautier #define CLK_UART78_PCLK1 CLKSRC(MUX_UART78, 0) 269*1b8898ebSYann Gautier #define CLK_UART78_PLL4Q CLKSRC(MUX_UART78, 1) 270*1b8898ebSYann Gautier #define CLK_UART78_HSI CLKSRC(MUX_UART78, 2) 271*1b8898ebSYann Gautier #define CLK_UART78_CSI CLKSRC(MUX_UART78, 3) 272*1b8898ebSYann Gautier #define CLK_UART78_HSE CLKSRC(MUX_UART78, 4) 273*1b8898ebSYann Gautier 274*1b8898ebSYann Gautier #define CLK_LPTIM1_PCLK1 CLKSRC(MUX_LPTIM1, 0) 275*1b8898ebSYann Gautier #define CLK_LPTIM1_PLL4P CLKSRC(MUX_LPTIM1, 1) 276*1b8898ebSYann Gautier #define CLK_LPTIM1_PLL3Q CLKSRC(MUX_LPTIM1, 2) 277*1b8898ebSYann Gautier #define CLK_LPTIM1_LSE CLKSRC(MUX_LPTIM1, 3) 278*1b8898ebSYann Gautier #define CLK_LPTIM1_LSI CLKSRC(MUX_LPTIM1, 4) 279*1b8898ebSYann Gautier #define CLK_LPTIM1_CKPER CLKSRC(MUX_LPTIM1, 5) 280*1b8898ebSYann Gautier 281*1b8898ebSYann Gautier #define CLK_LPTIM2_PCLK3 CLKSRC(MUX_LPTIM2, 0) 282*1b8898ebSYann Gautier #define CLK_LPTIM2_PLL4Q CLKSRC(MUX_LPTIM2, 1) 283*1b8898ebSYann Gautier #define CLK_LPTIM2_CKPER CLKSRC(MUX_LPTIM2, 2) 284*1b8898ebSYann Gautier #define CLK_LPTIM2_LSE CLKSRC(MUX_LPTIM2, 3) 285*1b8898ebSYann Gautier #define CLK_LPTIM2_LSI CLKSRC(MUX_LPTIM2, 4) 286*1b8898ebSYann Gautier 287*1b8898ebSYann Gautier #define CLK_LPTIM3_PCLK3 CLKSRC(MUX_LPTIM3, 0) 288*1b8898ebSYann Gautier #define CLK_LPTIM3_PLL4Q CLKSRC(MUX_LPTIM3, 1) 289*1b8898ebSYann Gautier #define CLK_LPTIM3_CKPER CLKSRC(MUX_LPTIM3, 2) 290*1b8898ebSYann Gautier #define CLK_LPTIM3_LSE CLKSRC(MUX_LPTIM3, 3) 291*1b8898ebSYann Gautier #define CLK_LPTIM3_LSI CLKSRC(MUX_LPTIM3, 4) 292*1b8898ebSYann Gautier 293*1b8898ebSYann Gautier #define CLK_LPTIM45_PCLK3 CLKSRC(MUX_LPTIM45, 0) 294*1b8898ebSYann Gautier #define CLK_LPTIM45_PLL4P CLKSRC(MUX_LPTIM45, 1) 295*1b8898ebSYann Gautier #define CLK_LPTIM45_PLL3Q CLKSRC(MUX_LPTIM45, 2) 296*1b8898ebSYann Gautier #define CLK_LPTIM45_LSE CLKSRC(MUX_LPTIM45, 3) 297*1b8898ebSYann Gautier #define CLK_LPTIM45_LSI CLKSRC(MUX_LPTIM45, 4) 298*1b8898ebSYann Gautier #define CLK_LPTIM45_CKPER CLKSRC(MUX_LPTIM45, 5) 299*1b8898ebSYann Gautier 300*1b8898ebSYann Gautier #define CLK_SAI1_PLL4Q CLKSRC(MUX_SAI1, 0) 301*1b8898ebSYann Gautier #define CLK_SAI1_PLL3Q CLKSRC(MUX_SAI1, 1) 302*1b8898ebSYann Gautier #define CLK_SAI1_I2SCKIN CLKSRC(MUX_SAI1, 2) 303*1b8898ebSYann Gautier #define CLK_SAI1_CKPER CLKSRC(MUX_SAI1, 3) 304*1b8898ebSYann Gautier #define CLK_SAI1_PLL3R CLKSRC(MUX_SAI1, 4) 305*1b8898ebSYann Gautier 306*1b8898ebSYann Gautier #define CLK_SAI2_PLL4Q CLKSRC(MUX_SAI2, 0) 307*1b8898ebSYann Gautier #define CLK_SAI2_PLL3Q CLKSRC(MUX_SAI2, 1) 308*1b8898ebSYann Gautier #define CLK_SAI2_I2SCKIN CLKSRC(MUX_SAI2, 2) 309*1b8898ebSYann Gautier #define CLK_SAI2_CKPER CLKSRC(MUX_SAI2, 3) 310*1b8898ebSYann Gautier #define CLK_SAI2_SPDIF CLKSRC(MUX_SAI2, 4) 311*1b8898ebSYann Gautier #define CLK_SAI2_PLL3R CLKSRC(MUX_SAI2, 5) 312*1b8898ebSYann Gautier 313*1b8898ebSYann Gautier #define CLK_FDCAN_HSE CLKSRC(MUX_FDCAN, 0) 314*1b8898ebSYann Gautier #define CLK_FDCAN_PLL3Q CLKSRC(MUX_FDCAN, 1) 315*1b8898ebSYann Gautier #define CLK_FDCAN_PLL4Q CLKSRC(MUX_FDCAN, 2) 316*1b8898ebSYann Gautier #define CLK_FDCAN_PLL4R CLKSRC(MUX_FDCAN, 3) 317*1b8898ebSYann Gautier 318*1b8898ebSYann Gautier #define CLK_SPDIF_PLL4P CLKSRC(MUX_SPDIF, 0) 319*1b8898ebSYann Gautier #define CLK_SPDIF_PLL3Q CLKSRC(MUX_SPDIF, 1) 320*1b8898ebSYann Gautier #define CLK_SPDIF_HSI CLKSRC(MUX_SPDIF, 2) 321*1b8898ebSYann Gautier 322*1b8898ebSYann Gautier #define CLK_ADC1_PLL4R CLKSRC(MUX_ADC1, 0) 323*1b8898ebSYann Gautier #define CLK_ADC1_CKPER CLKSRC(MUX_ADC1, 1) 324*1b8898ebSYann Gautier #define CLK_ADC1_PLL3Q CLKSRC(MUX_ADC1, 2) 325*1b8898ebSYann Gautier 326*1b8898ebSYann Gautier #define CLK_ADC2_PLL4R CLKSRC(MUX_ADC2, 0) 327*1b8898ebSYann Gautier #define CLK_ADC2_CKPER CLKSRC(MUX_ADC2, 1) 328*1b8898ebSYann Gautier #define CLK_ADC2_PLL3Q CLKSRC(MUX_ADC2, 2) 329*1b8898ebSYann Gautier 330*1b8898ebSYann Gautier #define CLK_SDMMC1_HCLK6 CLKSRC(MUX_SDMMC1, 0) 331*1b8898ebSYann Gautier #define CLK_SDMMC1_PLL3R CLKSRC(MUX_SDMMC1, 1) 332*1b8898ebSYann Gautier #define CLK_SDMMC1_PLL4P CLKSRC(MUX_SDMMC1, 2) 333*1b8898ebSYann Gautier #define CLK_SDMMC1_HSI CLKSRC(MUX_SDMMC1, 3) 334*1b8898ebSYann Gautier 335*1b8898ebSYann Gautier #define CLK_SDMMC2_HCLK6 CLKSRC(MUX_SDMMC2, 0) 336*1b8898ebSYann Gautier #define CLK_SDMMC2_PLL3R CLKSRC(MUX_SDMMC2, 1) 337*1b8898ebSYann Gautier #define CLK_SDMMC2_PLL4P CLKSRC(MUX_SDMMC2, 2) 338*1b8898ebSYann Gautier #define CLK_SDMMC2_HSI CLKSRC(MUX_SDMMC2, 3) 339*1b8898ebSYann Gautier 340*1b8898ebSYann Gautier #define CLK_ETH1_PLL4P CLKSRC(MUX_ETH1, 0) 341*1b8898ebSYann Gautier #define CLK_ETH1_PLL3Q CLKSRC(MUX_ETH1, 1) 342*1b8898ebSYann Gautier 343*1b8898ebSYann Gautier #define CLK_ETH2_PLL4P CLKSRC(MUX_ETH2, 0) 344*1b8898ebSYann Gautier #define CLK_ETH2_PLL3Q CLKSRC(MUX_ETH2, 1) 345*1b8898ebSYann Gautier 346*1b8898ebSYann Gautier #define CLK_USBPHY_HSE CLKSRC(MUX_USBPHY, 0) 347*1b8898ebSYann Gautier #define CLK_USBPHY_PLL4R CLKSRC(MUX_USBPHY, 1) 348*1b8898ebSYann Gautier #define CLK_USBPHY_HSE_DIV2 CLKSRC(MUX_USBPHY, 2) 349*1b8898ebSYann Gautier 350*1b8898ebSYann Gautier #define CLK_USBO_PLL4R CLKSRC(MUX_USBO, 0) 351*1b8898ebSYann Gautier #define CLK_USBO_USBPHY CLKSRC(MUX_USBO, 1) 352*1b8898ebSYann Gautier 353*1b8898ebSYann Gautier #define CLK_QSPI_ACLK CLKSRC(MUX_QSPI, 0) 354*1b8898ebSYann Gautier #define CLK_QSPI_PLL3R CLKSRC(MUX_QSPI, 1) 355*1b8898ebSYann Gautier #define CLK_QSPI_PLL4P CLKSRC(MUX_QSPI, 2) 356*1b8898ebSYann Gautier #define CLK_QSPI_CKPER CLKSRC(MUX_QSPI, 3) 357*1b8898ebSYann Gautier 358*1b8898ebSYann Gautier #define CLK_FMC_ACLK CLKSRC(MUX_FMC, 0) 359*1b8898ebSYann Gautier #define CLK_FMC_PLL3R CLKSRC(MUX_FMC, 1) 360*1b8898ebSYann Gautier #define CLK_FMC_PLL4P CLKSRC(MUX_FMC, 2) 361*1b8898ebSYann Gautier #define CLK_FMC_CKPER CLKSRC(MUX_FMC, 3) 362*1b8898ebSYann Gautier 363*1b8898ebSYann Gautier #define CLK_RNG1_CSI CLKSRC(MUX_RNG1, 0) 364*1b8898ebSYann Gautier #define CLK_RNG1_PLL4R CLKSRC(MUX_RNG1, 1) 365*1b8898ebSYann Gautier /* WARNING: POSITION 2 OF RNG1 MUX IS RESERVED */ 366*1b8898ebSYann Gautier #define CLK_RNG1_LSI CLKSRC(MUX_RNG1, 3) 367*1b8898ebSYann Gautier 368*1b8898ebSYann Gautier #define CLK_STGEN_HSI CLKSRC(MUX_STGEN, 0) 369*1b8898ebSYann Gautier #define CLK_STGEN_HSE CLKSRC(MUX_STGEN, 1) 370*1b8898ebSYann Gautier 371*1b8898ebSYann Gautier #define CLK_DCMIPP_ACLK CLKSRC(MUX_DCMIPP, 0) 372*1b8898ebSYann Gautier #define CLK_DCMIPP_PLL2Q CLKSRC(MUX_DCMIPP, 1) 373*1b8898ebSYann Gautier #define CLK_DCMIPP_PLL4P CLKSRC(MUX_DCMIPP, 2) 374*1b8898ebSYann Gautier #define CLK_DCMIPP_CKPER CLKSRC(MUX_DCMIPP, 3) 375*1b8898ebSYann Gautier 376*1b8898ebSYann Gautier #define CLK_SAES_AXI CLKSRC(MUX_SAES, 0) 377*1b8898ebSYann Gautier #define CLK_SAES_CKPER CLKSRC(MUX_SAES, 1) 378*1b8898ebSYann Gautier #define CLK_SAES_PLL4R CLKSRC(MUX_SAES, 2) 379*1b8898ebSYann Gautier #define CLK_SAES_LSI CLKSRC(MUX_SAES, 3) 380*1b8898ebSYann Gautier 381*1b8898ebSYann Gautier /* PLL output is enable when x=1, with x=p,q or r */ 382*1b8898ebSYann Gautier #define PQR(p, q, r) (((p) & 1) | (((q) & 1) << 1) | (((r) & 1) << 2)) 383*1b8898ebSYann Gautier 384*1b8898ebSYann Gautier /* define for st,pll /csg */ 385*1b8898ebSYann Gautier #define SSCG_MODE_CENTER_SPREAD 0 386*1b8898ebSYann Gautier #define SSCG_MODE_DOWN_SPREAD 1 387*1b8898ebSYann Gautier 388*1b8898ebSYann Gautier /* define for st,drive */ 389*1b8898ebSYann Gautier #define LSEDRV_LOWEST 0 390*1b8898ebSYann Gautier #define LSEDRV_MEDIUM_LOW 1 391*1b8898ebSYann Gautier #define LSEDRV_MEDIUM_HIGH 2 392*1b8898ebSYann Gautier #define LSEDRV_HIGHEST 3 393*1b8898ebSYann Gautier 394*1b8898ebSYann Gautier #endif /* _DT_BINDINGS_CLOCK_STM32MP13_CLKSRC_H_ */ 395