xref: /rk3399_ARM-atf/include/drivers/st/stpmic1.h (revision 93b153b5bf3f76d482257a52b7a082b8c42f35d0)
123684d0eSYann Gautier /*
24bafa3daSYann Gautier  * Copyright (c) 2016-2021, STMicroelectronics - All Rights Reserved
323684d0eSYann Gautier  *
423684d0eSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
523684d0eSYann Gautier  */
623684d0eSYann Gautier 
723684d0eSYann Gautier #ifndef STPMIC1_H
823684d0eSYann Gautier #define STPMIC1_H
923684d0eSYann Gautier 
1023684d0eSYann Gautier #include <drivers/st/stm32_i2c.h>
1123684d0eSYann Gautier #include <lib/utils_def.h>
1223684d0eSYann Gautier 
1323684d0eSYann Gautier #define TURN_ON_REG			0x1U
1423684d0eSYann Gautier #define TURN_OFF_REG			0x2U
1523684d0eSYann Gautier #define ICC_LDO_TURN_OFF_REG		0x3U
1623684d0eSYann Gautier #define ICC_BUCK_TURN_OFF_REG		0x4U
1723684d0eSYann Gautier #define RESET_STATUS_REG		0x5U
1823684d0eSYann Gautier #define VERSION_STATUS_REG		0x6U
1923684d0eSYann Gautier #define MAIN_CONTROL_REG		0x10U
2023684d0eSYann Gautier #define PADS_PULL_REG			0x11U
2123684d0eSYann Gautier #define BUCK_PULL_DOWN_REG		0x12U
2223684d0eSYann Gautier #define LDO14_PULL_DOWN_REG		0x13U
2323684d0eSYann Gautier #define LDO56_PULL_DOWN_REG		0x14U
2423684d0eSYann Gautier #define VIN_CONTROL_REG			0x15U
2523684d0eSYann Gautier #define PONKEY_TIMER_REG		0x16U
2623684d0eSYann Gautier #define MASK_RANK_BUCK_REG		0x17U
2723684d0eSYann Gautier #define MASK_RESET_BUCK_REG		0x18U
2823684d0eSYann Gautier #define MASK_RANK_LDO_REG		0x19U
2923684d0eSYann Gautier #define MASK_RESET_LDO_REG		0x1AU
3023684d0eSYann Gautier #define WATCHDOG_CONTROL_REG		0x1BU
3123684d0eSYann Gautier #define WATCHDOG_TIMER_REG		0x1CU
3223684d0eSYann Gautier #define BUCK_ICC_TURNOFF_REG		0x1DU
3323684d0eSYann Gautier #define LDO_ICC_TURNOFF_REG		0x1EU
3423684d0eSYann Gautier #define BUCK_APM_CONTROL_REG		0x1FU
3523684d0eSYann Gautier #define BUCK1_CONTROL_REG		0x20U
3623684d0eSYann Gautier #define BUCK2_CONTROL_REG		0x21U
3723684d0eSYann Gautier #define BUCK3_CONTROL_REG		0x22U
3823684d0eSYann Gautier #define BUCK4_CONTROL_REG		0x23U
3923684d0eSYann Gautier #define VREF_DDR_CONTROL_REG		0x24U
4023684d0eSYann Gautier #define LDO1_CONTROL_REG		0x25U
4123684d0eSYann Gautier #define LDO2_CONTROL_REG		0x26U
4223684d0eSYann Gautier #define LDO3_CONTROL_REG		0x27U
4323684d0eSYann Gautier #define LDO4_CONTROL_REG		0x28U
4423684d0eSYann Gautier #define LDO5_CONTROL_REG		0x29U
4523684d0eSYann Gautier #define LDO6_CONTROL_REG		0x2AU
4623684d0eSYann Gautier #define BUCK1_PWRCTRL_REG		0x30U
4723684d0eSYann Gautier #define BUCK2_PWRCTRL_REG		0x31U
4823684d0eSYann Gautier #define BUCK3_PWRCTRL_REG		0x32U
4923684d0eSYann Gautier #define BUCK4_PWRCTRL_REG		0x33U
5023684d0eSYann Gautier #define VREF_DDR_PWRCTRL_REG		0x34U
5123684d0eSYann Gautier #define LDO1_PWRCTRL_REG		0x35U
5223684d0eSYann Gautier #define LDO2_PWRCTRL_REG		0x36U
5323684d0eSYann Gautier #define LDO3_PWRCTRL_REG		0x37U
5423684d0eSYann Gautier #define LDO4_PWRCTRL_REG		0x38U
5523684d0eSYann Gautier #define LDO5_PWRCTRL_REG		0x39U
5623684d0eSYann Gautier #define LDO6_PWRCTRL_REG		0x3AU
5723684d0eSYann Gautier #define FREQUENCY_SPREADING_REG		0x3BU
5823684d0eSYann Gautier #define USB_CONTROL_REG			0x40U
5923684d0eSYann Gautier #define ITLATCH1_REG			0x50U
6023684d0eSYann Gautier #define ITLATCH2_REG			0x51U
6123684d0eSYann Gautier #define ITLATCH3_REG			0x52U
6223684d0eSYann Gautier #define ITLATCH4_REG			0x53U
6323684d0eSYann Gautier #define ITSETLATCH1_REG			0x60U
6423684d0eSYann Gautier #define ITSETLATCH2_REG			0x61U
6523684d0eSYann Gautier #define ITSETLATCH3_REG			0x62U
6623684d0eSYann Gautier #define ITSETLATCH4_REG			0x63U
6723684d0eSYann Gautier #define ITCLEARLATCH1_REG		0x70U
6823684d0eSYann Gautier #define ITCLEARLATCH2_REG		0x71U
6923684d0eSYann Gautier #define ITCLEARLATCH3_REG		0x72U
7023684d0eSYann Gautier #define ITCLEARLATCH4_REG		0x73U
7123684d0eSYann Gautier #define ITMASK1_REG			0x80U
7223684d0eSYann Gautier #define ITMASK2_REG			0x81U
7323684d0eSYann Gautier #define ITMASK3_REG			0x82U
7423684d0eSYann Gautier #define ITMASK4_REG			0x83U
7523684d0eSYann Gautier #define ITSETMASK1_REG			0x90U
7623684d0eSYann Gautier #define ITSETMASK2_REG			0x91U
7723684d0eSYann Gautier #define ITSETMASK3_REG			0x92U
7823684d0eSYann Gautier #define ITSETMASK4_REG			0x93U
7923684d0eSYann Gautier #define ITCLEARMASK1_REG		0xA0U
8023684d0eSYann Gautier #define ITCLEARMASK2_REG		0xA1U
8123684d0eSYann Gautier #define ITCLEARMASK3_REG		0xA2U
8223684d0eSYann Gautier #define ITCLEARMASK4_REG		0xA3U
8323684d0eSYann Gautier #define ITSOURCE1_REG			0xB0U
8423684d0eSYann Gautier #define ITSOURCE2_REG			0xB1U
8523684d0eSYann Gautier #define ITSOURCE3_REG			0xB2U
8623684d0eSYann Gautier #define ITSOURCE4_REG			0xB3U
87077f6828SYann Gautier 
88077f6828SYann Gautier /* Registers masks */
894bafa3daSYann Gautier #define LDO_VOLTAGE_MASK		GENMASK(6, 2)
904bafa3daSYann Gautier #define BUCK_VOLTAGE_MASK		GENMASK(7, 2)
9123684d0eSYann Gautier #define LDO_BUCK_VOLTAGE_SHIFT		2
924bafa3daSYann Gautier #define LDO_BUCK_ENABLE_MASK		BIT(0)
934bafa3daSYann Gautier #define LDO_BUCK_HPLP_ENABLE_MASK	BIT(1)
9423684d0eSYann Gautier #define LDO_BUCK_HPLP_SHIFT		1
954bafa3daSYann Gautier #define LDO_BUCK_RANK_MASK		BIT(0)
964bafa3daSYann Gautier #define LDO_BUCK_RESET_MASK		BIT(0)
974bafa3daSYann Gautier #define LDO_BUCK_PULL_DOWN_MASK		GENMASK(1, 0)
9823684d0eSYann Gautier 
99077f6828SYann Gautier /* Pull down register */
100077f6828SYann Gautier #define BUCK1_PULL_DOWN_SHIFT		0
101077f6828SYann Gautier #define BUCK2_PULL_DOWN_SHIFT		2
102077f6828SYann Gautier #define BUCK3_PULL_DOWN_SHIFT		4
103077f6828SYann Gautier #define BUCK4_PULL_DOWN_SHIFT		6
104077f6828SYann Gautier #define VREF_DDR_PULL_DOWN_SHIFT	4
105077f6828SYann Gautier 
106*ea552bf5SPascal Paillet /* ICC register */
107*ea552bf5SPascal Paillet #define BUCK1_ICC_SHIFT			0
108*ea552bf5SPascal Paillet #define BUCK2_ICC_SHIFT			1
109*ea552bf5SPascal Paillet #define BUCK3_ICC_SHIFT			2
110*ea552bf5SPascal Paillet #define BUCK4_ICC_SHIFT			3
111*ea552bf5SPascal Paillet #define PWR_SW1_ICC_SHIFT		4
112*ea552bf5SPascal Paillet #define PWR_SW2_ICC_SHIFT		5
113*ea552bf5SPascal Paillet #define BOOST_ICC_SHIFT			6
114*ea552bf5SPascal Paillet 
115*ea552bf5SPascal Paillet #define LDO1_ICC_SHIFT			0
116*ea552bf5SPascal Paillet #define LDO2_ICC_SHIFT			1
117*ea552bf5SPascal Paillet #define LDO3_ICC_SHIFT			2
118*ea552bf5SPascal Paillet #define LDO4_ICC_SHIFT			3
119*ea552bf5SPascal Paillet #define LDO5_ICC_SHIFT			4
120*ea552bf5SPascal Paillet #define LDO6_ICC_SHIFT			5
121*ea552bf5SPascal Paillet 
122077f6828SYann Gautier /* Buck Mask reset register */
123077f6828SYann Gautier #define BUCK1_MASK_RESET		0
124077f6828SYann Gautier #define BUCK2_MASK_RESET		1
125077f6828SYann Gautier #define BUCK3_MASK_RESET		2
126077f6828SYann Gautier #define BUCK4_MASK_RESET		3
127077f6828SYann Gautier 
128077f6828SYann Gautier /* LDO Mask reset register */
129077f6828SYann Gautier #define LDO1_MASK_RESET			0
130077f6828SYann Gautier #define LDO2_MASK_RESET			1
131077f6828SYann Gautier #define LDO3_MASK_RESET			2
132077f6828SYann Gautier #define LDO4_MASK_RESET			3
133077f6828SYann Gautier #define LDO5_MASK_RESET			4
134077f6828SYann Gautier #define LDO6_MASK_RESET			5
135077f6828SYann Gautier #define VREF_DDR_MASK_RESET		6
136077f6828SYann Gautier 
137*ea552bf5SPascal Paillet /* LDO3 Special modes */
138*ea552bf5SPascal Paillet #define LDO3_BYPASS                     BIT(7)
139*ea552bf5SPascal Paillet #define LDO3_DDR_SEL                    31U
140*ea552bf5SPascal Paillet 
14123684d0eSYann Gautier /* Main PMIC Control Register (MAIN_CONTROL_REG) */
14223684d0eSYann Gautier #define ICC_EVENT_ENABLED		BIT(4)
14323684d0eSYann Gautier #define PWRCTRL_POLARITY_HIGH		BIT(3)
14423684d0eSYann Gautier #define PWRCTRL_PIN_VALID		BIT(2)
14523684d0eSYann Gautier #define RESTART_REQUEST_ENABLED		BIT(1)
14623684d0eSYann Gautier #define SOFTWARE_SWITCH_OFF_ENABLED	BIT(0)
14723684d0eSYann Gautier 
14823684d0eSYann Gautier /* Main PMIC PADS Control Register (PADS_PULL_REG) */
14923684d0eSYann Gautier #define WAKEUP_DETECTOR_DISABLED	BIT(4)
15023684d0eSYann Gautier #define PWRCTRL_PD_ACTIVE		BIT(3)
15123684d0eSYann Gautier #define PWRCTRL_PU_ACTIVE		BIT(2)
15223684d0eSYann Gautier #define WAKEUP_PD_ACTIVE		BIT(1)
15323684d0eSYann Gautier #define PONKEY_PU_ACTIVE		BIT(0)
15423684d0eSYann Gautier 
15523684d0eSYann Gautier /* Main PMIC VINLOW Control Register (VIN_CONTROL_REGC DMSC) */
15623684d0eSYann Gautier #define SWIN_DETECTOR_ENABLED		BIT(7)
15723684d0eSYann Gautier #define SWOUT_DETECTOR_ENABLED          BIT(6)
1584bafa3daSYann Gautier #define VINLOW_HYST_MASK		GENMASK(1, 0)
15923684d0eSYann Gautier #define VINLOW_HYST_SHIFT		4
1604bafa3daSYann Gautier #define VINLOW_THRESHOLD_MASK		GENMASK(2, 0)
16123684d0eSYann Gautier #define VINLOW_THRESHOLD_SHIFT		1
1624bafa3daSYann Gautier #define VINLOW_ENABLED			BIT(0)
1634bafa3daSYann Gautier #define VINLOW_CTRL_REG_MASK		GENMASK(7, 0)
16423684d0eSYann Gautier 
16523684d0eSYann Gautier /* USB Control Register */
16623684d0eSYann Gautier #define BOOST_OVP_DISABLED		BIT(7)
16723684d0eSYann Gautier #define VBUS_OTG_DETECTION_DISABLED	BIT(6)
168*ea552bf5SPascal Paillet #define SW_OUT_DISCHARGE		BIT(5)
169*ea552bf5SPascal Paillet #define VBUS_OTG_DISCHARGE		BIT(4)
17023684d0eSYann Gautier #define OCP_LIMIT_HIGH			BIT(3)
17123684d0eSYann Gautier #define SWIN_SWOUT_ENABLED		BIT(2)
17223684d0eSYann Gautier #define USBSW_OTG_SWITCH_ENABLED	BIT(1)
17313fbfe04SEtienne Carriere #define BOOST_ENABLED			BIT(0)
17423684d0eSYann Gautier 
175077f6828SYann Gautier int stpmic1_powerctrl_on(void);
17623684d0eSYann Gautier int stpmic1_switch_off(void);
17723684d0eSYann Gautier int stpmic1_register_read(uint8_t register_id, uint8_t *value);
17823684d0eSYann Gautier int stpmic1_register_write(uint8_t register_id, uint8_t value);
17923684d0eSYann Gautier int stpmic1_register_update(uint8_t register_id, uint8_t value, uint8_t mask);
18023684d0eSYann Gautier int stpmic1_regulator_enable(const char *name);
18123684d0eSYann Gautier int stpmic1_regulator_disable(const char *name);
18216e56a75SNicolas Le Bayon bool stpmic1_is_regulator_enabled(const char *name);
18323684d0eSYann Gautier int stpmic1_regulator_voltage_set(const char *name, uint16_t millivolts);
184*ea552bf5SPascal Paillet int stpmic1_regulator_levels_mv(const char *name, const uint16_t **levels,
185*ea552bf5SPascal Paillet 				size_t *levels_count);
186077f6828SYann Gautier int stpmic1_regulator_voltage_get(const char *name);
187077f6828SYann Gautier int stpmic1_regulator_pull_down_set(const char *name);
188077f6828SYann Gautier int stpmic1_regulator_mask_reset_set(const char *name);
189*ea552bf5SPascal Paillet int stpmic1_regulator_icc_set(const char *name);
190*ea552bf5SPascal Paillet int stpmic1_regulator_sink_mode_set(const char *name);
191*ea552bf5SPascal Paillet int stpmic1_regulator_bypass_mode_set(const char *name);
192*ea552bf5SPascal Paillet int stpmic1_active_discharge_mode_set(const char *name);
19323684d0eSYann Gautier void stpmic1_bind_i2c(struct i2c_handle_s *i2c_handle, uint16_t i2c_addr);
19423684d0eSYann Gautier 
195077f6828SYann Gautier int stpmic1_get_version(unsigned long *version);
196077f6828SYann Gautier void stpmic1_dump_regulators(void);
197077f6828SYann Gautier 
19823684d0eSYann Gautier #endif /* STPMIC1_H */
199