1*06e55dc8SNicolas Le Bayon /* 2*06e55dc8SNicolas Le Bayon * Copyright (c) 2022, STMicroelectronics - All Rights Reserved 3*06e55dc8SNicolas Le Bayon * 4*06e55dc8SNicolas Le Bayon * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 5*06e55dc8SNicolas Le Bayon */ 6*06e55dc8SNicolas Le Bayon 7*06e55dc8SNicolas Le Bayon #ifndef STM32MP_DDRCTRL_REGS_H 8*06e55dc8SNicolas Le Bayon #define STM32MP_DDRCTRL_REGS_H 9*06e55dc8SNicolas Le Bayon 10*06e55dc8SNicolas Le Bayon #include <cdefs.h> 11*06e55dc8SNicolas Le Bayon #include <stdint.h> 12*06e55dc8SNicolas Le Bayon 13*06e55dc8SNicolas Le Bayon #include <lib/utils_def.h> 14*06e55dc8SNicolas Le Bayon 15*06e55dc8SNicolas Le Bayon /* DDR Controller (DDRCTRL) registers */ 16*06e55dc8SNicolas Le Bayon struct stm32mp_ddrctl { 17*06e55dc8SNicolas Le Bayon uint32_t mstr ; /* 0x0 Master */ 18*06e55dc8SNicolas Le Bayon uint32_t stat; /* 0x4 Operating Mode Status */ 19*06e55dc8SNicolas Le Bayon uint8_t reserved008[0x10 - 0x8]; 20*06e55dc8SNicolas Le Bayon uint32_t mrctrl0; /* 0x10 Control 0 */ 21*06e55dc8SNicolas Le Bayon uint32_t mrctrl1; /* 0x14 Control 1 */ 22*06e55dc8SNicolas Le Bayon uint32_t mrstat; /* 0x18 Status */ 23*06e55dc8SNicolas Le Bayon uint32_t mrctrl2; /* 0x1c Control 2 */ 24*06e55dc8SNicolas Le Bayon uint32_t derateen; /* 0x20 Temperature Derate Enable */ 25*06e55dc8SNicolas Le Bayon uint32_t derateint; /* 0x24 Temperature Derate Interval */ 26*06e55dc8SNicolas Le Bayon uint32_t reserved028; 27*06e55dc8SNicolas Le Bayon uint32_t deratectl; /* 0x2c Temperature Derate Control */ 28*06e55dc8SNicolas Le Bayon uint32_t pwrctl; /* 0x30 Low Power Control */ 29*06e55dc8SNicolas Le Bayon uint32_t pwrtmg; /* 0x34 Low Power Timing */ 30*06e55dc8SNicolas Le Bayon uint32_t hwlpctl; /* 0x38 Hardware Low Power Control */ 31*06e55dc8SNicolas Le Bayon uint8_t reserved03c[0x50 - 0x3c]; 32*06e55dc8SNicolas Le Bayon uint32_t rfshctl0; /* 0x50 Refresh Control 0 */ 33*06e55dc8SNicolas Le Bayon uint32_t rfshctl1; /* 0x54 Refresh Control 1 */ 34*06e55dc8SNicolas Le Bayon uint32_t reserved058; /* 0x58 Refresh Control 2 */ 35*06e55dc8SNicolas Le Bayon uint32_t reserved05C; 36*06e55dc8SNicolas Le Bayon uint32_t rfshctl3; /* 0x60 Refresh Control 0 */ 37*06e55dc8SNicolas Le Bayon uint32_t rfshtmg; /* 0x64 Refresh Timing */ 38*06e55dc8SNicolas Le Bayon uint32_t rfshtmg1; /* 0x68 Refresh Timing 1 */ 39*06e55dc8SNicolas Le Bayon uint8_t reserved06c[0xc0 - 0x6c]; 40*06e55dc8SNicolas Le Bayon uint32_t crcparctl0; /* 0xc0 CRC Parity Control0 */ 41*06e55dc8SNicolas Le Bayon uint32_t crcparctl1; /* 0xc4 CRC Parity Control1 */ 42*06e55dc8SNicolas Le Bayon uint32_t reserved0c8; /* 0xc8 CRC Parity Control2 */ 43*06e55dc8SNicolas Le Bayon uint32_t crcparstat; /* 0xcc CRC Parity Status */ 44*06e55dc8SNicolas Le Bayon uint32_t init0; /* 0xd0 SDRAM Initialization 0 */ 45*06e55dc8SNicolas Le Bayon uint32_t init1; /* 0xd4 SDRAM Initialization 1 */ 46*06e55dc8SNicolas Le Bayon uint32_t init2; /* 0xd8 SDRAM Initialization 2 */ 47*06e55dc8SNicolas Le Bayon uint32_t init3; /* 0xdc SDRAM Initialization 3 */ 48*06e55dc8SNicolas Le Bayon uint32_t init4; /* 0xe0 SDRAM Initialization 4 */ 49*06e55dc8SNicolas Le Bayon uint32_t init5; /* 0xe4 SDRAM Initialization 5 */ 50*06e55dc8SNicolas Le Bayon uint32_t init6; /* 0xe8 SDRAM Initialization 6 */ 51*06e55dc8SNicolas Le Bayon uint32_t init7; /* 0xec SDRAM Initialization 7 */ 52*06e55dc8SNicolas Le Bayon uint32_t dimmctl; /* 0xf0 DIMM Control */ 53*06e55dc8SNicolas Le Bayon uint32_t rankctl; /* 0xf4 Rank Control */ 54*06e55dc8SNicolas Le Bayon uint8_t reserved0f4[0x100 - 0xf8]; 55*06e55dc8SNicolas Le Bayon uint32_t dramtmg0; /* 0x100 SDRAM Timing 0 */ 56*06e55dc8SNicolas Le Bayon uint32_t dramtmg1; /* 0x104 SDRAM Timing 1 */ 57*06e55dc8SNicolas Le Bayon uint32_t dramtmg2; /* 0x108 SDRAM Timing 2 */ 58*06e55dc8SNicolas Le Bayon uint32_t dramtmg3; /* 0x10c SDRAM Timing 3 */ 59*06e55dc8SNicolas Le Bayon uint32_t dramtmg4; /* 0x110 SDRAM Timing 4 */ 60*06e55dc8SNicolas Le Bayon uint32_t dramtmg5; /* 0x114 SDRAM Timing 5 */ 61*06e55dc8SNicolas Le Bayon uint32_t dramtmg6; /* 0x118 SDRAM Timing 6 */ 62*06e55dc8SNicolas Le Bayon uint32_t dramtmg7; /* 0x11c SDRAM Timing 7 */ 63*06e55dc8SNicolas Le Bayon uint32_t dramtmg8; /* 0x120 SDRAM Timing 8 */ 64*06e55dc8SNicolas Le Bayon uint32_t dramtmg9; /* 0x124 SDRAM Timing 9 */ 65*06e55dc8SNicolas Le Bayon uint32_t dramtmg10; /* 0x128 SDRAM Timing 10 */ 66*06e55dc8SNicolas Le Bayon uint32_t dramtmg11; /* 0x12c SDRAM Timing 11 */ 67*06e55dc8SNicolas Le Bayon uint32_t dramtmg12; /* 0x130 SDRAM Timing 12 */ 68*06e55dc8SNicolas Le Bayon uint32_t dramtmg13; /* 0x134 SDRAM Timing 13 */ 69*06e55dc8SNicolas Le Bayon uint32_t dramtmg14; /* 0x138 SDRAM Timing 14 */ 70*06e55dc8SNicolas Le Bayon uint32_t dramtmg15; /* 0x13c SDRAM Timing 15 */ 71*06e55dc8SNicolas Le Bayon uint8_t reserved140[0x180 - 0x140]; 72*06e55dc8SNicolas Le Bayon uint32_t zqctl0; /* 0x180 ZQ Control 0 */ 73*06e55dc8SNicolas Le Bayon uint32_t zqctl1; /* 0x184 ZQ Control 1 */ 74*06e55dc8SNicolas Le Bayon uint32_t zqctl2; /* 0x188 ZQ Control 2 */ 75*06e55dc8SNicolas Le Bayon uint32_t zqstat; /* 0x18c ZQ Status */ 76*06e55dc8SNicolas Le Bayon uint32_t dfitmg0; /* 0x190 DFI Timing 0 */ 77*06e55dc8SNicolas Le Bayon uint32_t dfitmg1; /* 0x194 DFI Timing 1 */ 78*06e55dc8SNicolas Le Bayon uint32_t dfilpcfg0; /* 0x198 DFI Low Power Configuration 0 */ 79*06e55dc8SNicolas Le Bayon uint32_t dfilpcfg1; /* 0x19c DFI Low Power Configuration 1 */ 80*06e55dc8SNicolas Le Bayon uint32_t dfiupd0; /* 0x1a0 DFI Update 0 */ 81*06e55dc8SNicolas Le Bayon uint32_t dfiupd1; /* 0x1a4 DFI Update 1 */ 82*06e55dc8SNicolas Le Bayon uint32_t dfiupd2; /* 0x1a8 DFI Update 2 */ 83*06e55dc8SNicolas Le Bayon uint32_t reserved1ac; 84*06e55dc8SNicolas Le Bayon uint32_t dfimisc; /* 0x1b0 DFI Miscellaneous Control */ 85*06e55dc8SNicolas Le Bayon uint32_t dfitmg2; /* 0x1b4 DFI Timing 2 */ 86*06e55dc8SNicolas Le Bayon uint32_t dfitmg3; /* 0x1b8 DFI Timing 3 */ 87*06e55dc8SNicolas Le Bayon uint32_t dfistat; /* 0x1bc DFI Status */ 88*06e55dc8SNicolas Le Bayon uint32_t dbictl; /* 0x1c0 DM/DBI Control */ 89*06e55dc8SNicolas Le Bayon uint32_t dfiphymstr; /* 0x1c4 DFI PHY Master interface */ 90*06e55dc8SNicolas Le Bayon uint8_t reserved1c8[0x200 - 0x1c8]; 91*06e55dc8SNicolas Le Bayon uint32_t addrmap0; /* 0x200 Address Map 0 */ 92*06e55dc8SNicolas Le Bayon uint32_t addrmap1; /* 0x204 Address Map 1 */ 93*06e55dc8SNicolas Le Bayon uint32_t addrmap2; /* 0x208 Address Map 2 */ 94*06e55dc8SNicolas Le Bayon uint32_t addrmap3; /* 0x20c Address Map 3 */ 95*06e55dc8SNicolas Le Bayon uint32_t addrmap4; /* 0x210 Address Map 4 */ 96*06e55dc8SNicolas Le Bayon uint32_t addrmap5; /* 0x214 Address Map 5 */ 97*06e55dc8SNicolas Le Bayon uint32_t addrmap6; /* 0x218 Address Map 6 */ 98*06e55dc8SNicolas Le Bayon uint32_t addrmap7; /* 0x21c Address Map 7 */ 99*06e55dc8SNicolas Le Bayon uint32_t addrmap8; /* 0x220 Address Map 8 */ 100*06e55dc8SNicolas Le Bayon uint32_t addrmap9; /* 0x224 Address Map 9 */ 101*06e55dc8SNicolas Le Bayon uint32_t addrmap10; /* 0x228 Address Map 10 */ 102*06e55dc8SNicolas Le Bayon uint32_t addrmap11; /* 0x22C Address Map 11 */ 103*06e55dc8SNicolas Le Bayon uint8_t reserved230[0x240 - 0x230]; 104*06e55dc8SNicolas Le Bayon uint32_t odtcfg; /* 0x240 ODT Configuration */ 105*06e55dc8SNicolas Le Bayon uint32_t odtmap; /* 0x244 ODT/Rank Map */ 106*06e55dc8SNicolas Le Bayon uint8_t reserved248[0x250 - 0x248]; 107*06e55dc8SNicolas Le Bayon uint32_t sched; /* 0x250 Scheduler Control */ 108*06e55dc8SNicolas Le Bayon uint32_t sched1; /* 0x254 Scheduler Control 1 */ 109*06e55dc8SNicolas Le Bayon uint32_t reserved258; 110*06e55dc8SNicolas Le Bayon uint32_t perfhpr1; /* 0x25c High Priority Read CAM 1 */ 111*06e55dc8SNicolas Le Bayon uint32_t reserved260; 112*06e55dc8SNicolas Le Bayon uint32_t perflpr1; /* 0x264 Low Priority Read CAM 1 */ 113*06e55dc8SNicolas Le Bayon uint32_t reserved268; 114*06e55dc8SNicolas Le Bayon uint32_t perfwr1; /* 0x26c Write CAM 1 */ 115*06e55dc8SNicolas Le Bayon uint8_t reserved27c[0x300 - 0x270]; 116*06e55dc8SNicolas Le Bayon uint32_t dbg0; /* 0x300 Debug 0 */ 117*06e55dc8SNicolas Le Bayon uint32_t dbg1; /* 0x304 Debug 1 */ 118*06e55dc8SNicolas Le Bayon uint32_t dbgcam; /* 0x308 CAM Debug */ 119*06e55dc8SNicolas Le Bayon uint32_t dbgcmd; /* 0x30c Command Debug */ 120*06e55dc8SNicolas Le Bayon uint32_t dbgstat; /* 0x310 Status Debug */ 121*06e55dc8SNicolas Le Bayon uint8_t reserved314[0x320 - 0x314]; 122*06e55dc8SNicolas Le Bayon uint32_t swctl; /* 0x320 Software Programming Control Enable */ 123*06e55dc8SNicolas Le Bayon uint32_t swstat; /* 0x324 Software Programming Control Status */ 124*06e55dc8SNicolas Le Bayon uint8_t reserved328[0x36c - 0x328]; 125*06e55dc8SNicolas Le Bayon uint32_t poisoncfg; /* 0x36c AXI Poison Configuration Register */ 126*06e55dc8SNicolas Le Bayon uint32_t poisonstat; /* 0x370 AXI Poison Status Register */ 127*06e55dc8SNicolas Le Bayon uint8_t reserved374[0x3f0 - 0x374]; 128*06e55dc8SNicolas Le Bayon uint32_t deratestat; /* 0x3f0 Temperature Derate Status */ 129*06e55dc8SNicolas Le Bayon uint8_t reserved3f4[0x3fc - 0x3f4]; 130*06e55dc8SNicolas Le Bayon 131*06e55dc8SNicolas Le Bayon /* Multi Port registers */ 132*06e55dc8SNicolas Le Bayon uint32_t pstat; /* 0x3fc Port Status */ 133*06e55dc8SNicolas Le Bayon uint32_t pccfg; /* 0x400 Port Common Configuration */ 134*06e55dc8SNicolas Le Bayon 135*06e55dc8SNicolas Le Bayon /* PORT 0 */ 136*06e55dc8SNicolas Le Bayon uint32_t pcfgr_0; /* 0x404 Configuration Read */ 137*06e55dc8SNicolas Le Bayon uint32_t pcfgw_0; /* 0x408 Configuration Write */ 138*06e55dc8SNicolas Le Bayon uint8_t reserved40c[0x490 - 0x40c]; 139*06e55dc8SNicolas Le Bayon uint32_t pctrl_0; /* 0x490 Port Control Register */ 140*06e55dc8SNicolas Le Bayon uint32_t pcfgqos0_0; /* 0x494 Read QoS Configuration 0 */ 141*06e55dc8SNicolas Le Bayon uint32_t pcfgqos1_0; /* 0x498 Read QoS Configuration 1 */ 142*06e55dc8SNicolas Le Bayon uint32_t pcfgwqos0_0; /* 0x49c Write QoS Configuration 0 */ 143*06e55dc8SNicolas Le Bayon uint32_t pcfgwqos1_0; /* 0x4a0 Write QoS Configuration 1 */ 144*06e55dc8SNicolas Le Bayon uint8_t reserved4a4[0x4b4 - 0x4a4]; 145*06e55dc8SNicolas Le Bayon 146*06e55dc8SNicolas Le Bayon #if STM32MP_DDR_DUAL_AXI_PORT 147*06e55dc8SNicolas Le Bayon /* PORT 1 */ 148*06e55dc8SNicolas Le Bayon uint32_t pcfgr_1; /* 0x4b4 Configuration Read */ 149*06e55dc8SNicolas Le Bayon uint32_t pcfgw_1; /* 0x4b8 Configuration Write */ 150*06e55dc8SNicolas Le Bayon uint8_t reserved4bc[0x540 - 0x4bc]; 151*06e55dc8SNicolas Le Bayon uint32_t pctrl_1; /* 0x540 Port 2 Control Register */ 152*06e55dc8SNicolas Le Bayon uint32_t pcfgqos0_1; /* 0x544 Read QoS Configuration 0 */ 153*06e55dc8SNicolas Le Bayon uint32_t pcfgqos1_1; /* 0x548 Read QoS Configuration 1 */ 154*06e55dc8SNicolas Le Bayon uint32_t pcfgwqos0_1; /* 0x54c Write QoS Configuration 0 */ 155*06e55dc8SNicolas Le Bayon uint32_t pcfgwqos1_1; /* 0x550 Write QoS Configuration 1 */ 156*06e55dc8SNicolas Le Bayon #endif 157*06e55dc8SNicolas Le Bayon 158*06e55dc8SNicolas Le Bayon uint8_t reserved554[0xff0 - 0x554]; 159*06e55dc8SNicolas Le Bayon uint32_t umctl2_ver_number; /* 0xff0 UMCTL2 Version Number */ 160*06e55dc8SNicolas Le Bayon } __packed; 161*06e55dc8SNicolas Le Bayon 162*06e55dc8SNicolas Le Bayon /* DDR Controller registers offsets */ 163*06e55dc8SNicolas Le Bayon #define DDRCTRL_MSTR 0x000 164*06e55dc8SNicolas Le Bayon #define DDRCTRL_STAT 0x004 165*06e55dc8SNicolas Le Bayon #define DDRCTRL_MRCTRL0 0x010 166*06e55dc8SNicolas Le Bayon #define DDRCTRL_MRSTAT 0x018 167*06e55dc8SNicolas Le Bayon #define DDRCTRL_PWRCTL 0x030 168*06e55dc8SNicolas Le Bayon #define DDRCTRL_PWRTMG 0x034 169*06e55dc8SNicolas Le Bayon #define DDRCTRL_HWLPCTL 0x038 170*06e55dc8SNicolas Le Bayon #define DDRCTRL_RFSHCTL3 0x060 171*06e55dc8SNicolas Le Bayon #define DDRCTRL_RFSHTMG 0x064 172*06e55dc8SNicolas Le Bayon #define DDRCTRL_INIT0 0x0D0 173*06e55dc8SNicolas Le Bayon #define DDRCTRL_DFIMISC 0x1B0 174*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBG1 0x304 175*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBGCAM 0x308 176*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBGCMD 0x30C 177*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBGSTAT 0x310 178*06e55dc8SNicolas Le Bayon #define DDRCTRL_SWCTL 0x320 179*06e55dc8SNicolas Le Bayon #define DDRCTRL_SWSTAT 0x324 180*06e55dc8SNicolas Le Bayon #define DDRCTRL_PSTAT 0x3FC 181*06e55dc8SNicolas Le Bayon #define DDRCTRL_PCTRL_0 0x490 182*06e55dc8SNicolas Le Bayon #if STM32MP_DDR_DUAL_AXI_PORT 183*06e55dc8SNicolas Le Bayon #define DDRCTRL_PCTRL_1 0x540 184*06e55dc8SNicolas Le Bayon #endif 185*06e55dc8SNicolas Le Bayon 186*06e55dc8SNicolas Le Bayon /* DDR Controller Register fields */ 187*06e55dc8SNicolas Le Bayon #define DDRCTRL_MSTR_DDR3 BIT(0) 188*06e55dc8SNicolas Le Bayon #define DDRCTRL_MSTR_LPDDR2 BIT(2) 189*06e55dc8SNicolas Le Bayon #define DDRCTRL_MSTR_LPDDR3 BIT(3) 190*06e55dc8SNicolas Le Bayon #define DDRCTRL_MSTR_DDR4 BIT(4) 191*06e55dc8SNicolas Le Bayon #define DDRCTRL_MSTR_LPDDR4 BIT(5) 192*06e55dc8SNicolas Le Bayon #define DDRCTRL_MSTR_DATA_BUS_WIDTH_MASK GENMASK(13, 12) 193*06e55dc8SNicolas Le Bayon #define DDRCTRL_MSTR_DATA_BUS_WIDTH_FULL 0 194*06e55dc8SNicolas Le Bayon #define DDRCTRL_MSTR_DATA_BUS_WIDTH_HALF BIT(12) 195*06e55dc8SNicolas Le Bayon #define DDRCTRL_MSTR_DATA_BUS_WIDTH_QUARTER BIT(13) 196*06e55dc8SNicolas Le Bayon #define DDRCTRL_MSTR_DLL_OFF_MODE BIT(15) 197*06e55dc8SNicolas Le Bayon 198*06e55dc8SNicolas Le Bayon #define DDRCTRL_STAT_OPERATING_MODE_MASK GENMASK(2, 0) 199*06e55dc8SNicolas Le Bayon #define DDRCTRL_STAT_OPERATING_MODE_NORMAL BIT(0) 200*06e55dc8SNicolas Le Bayon #define DDRCTRL_STAT_OPERATING_MODE_SR (BIT(0) | BIT(1)) 201*06e55dc8SNicolas Le Bayon #define DDRCTRL_STAT_SELFREF_TYPE_MASK GENMASK(5, 4) 202*06e55dc8SNicolas Le Bayon #define DDRCTRL_STAT_SELFREF_TYPE_ASR (BIT(4) | BIT(5)) 203*06e55dc8SNicolas Le Bayon #define DDRCTRL_STAT_SELFREF_TYPE_SR BIT(5) 204*06e55dc8SNicolas Le Bayon 205*06e55dc8SNicolas Le Bayon #define DDRCTRL_MRCTRL0_MR_TYPE_WRITE U(0) 206*06e55dc8SNicolas Le Bayon /* Only one rank supported */ 207*06e55dc8SNicolas Le Bayon #define DDRCTRL_MRCTRL0_MR_RANK_SHIFT 4 208*06e55dc8SNicolas Le Bayon #define DDRCTRL_MRCTRL0_MR_RANK_ALL \ 209*06e55dc8SNicolas Le Bayon BIT(DDRCTRL_MRCTRL0_MR_RANK_SHIFT) 210*06e55dc8SNicolas Le Bayon #define DDRCTRL_MRCTRL0_MR_ADDR_SHIFT 12 211*06e55dc8SNicolas Le Bayon #define DDRCTRL_MRCTRL0_MR_ADDR_MASK GENMASK(15, 12) 212*06e55dc8SNicolas Le Bayon #define DDRCTRL_MRCTRL0_MR_WR BIT(31) 213*06e55dc8SNicolas Le Bayon 214*06e55dc8SNicolas Le Bayon #define DDRCTRL_MRSTAT_MR_WR_BUSY BIT(0) 215*06e55dc8SNicolas Le Bayon 216*06e55dc8SNicolas Le Bayon #define DDRCTRL_PWRCTL_SELFREF_EN BIT(0) 217*06e55dc8SNicolas Le Bayon #define DDRCTRL_PWRCTL_POWERDOWN_EN BIT(1) 218*06e55dc8SNicolas Le Bayon #define DDRCTRL_PWRCTL_EN_DFI_DRAM_CLK_DISABLE BIT(3) 219*06e55dc8SNicolas Le Bayon #define DDRCTRL_PWRCTL_SELFREF_SW BIT(5) 220*06e55dc8SNicolas Le Bayon 221*06e55dc8SNicolas Le Bayon #define DDRCTRL_PWRTMG_SELFREF_TO_X32_MASK GENMASK(23, 16) 222*06e55dc8SNicolas Le Bayon #define DDRCTRL_PWRTMG_SELFREF_TO_X32_0 BIT(16) 223*06e55dc8SNicolas Le Bayon 224*06e55dc8SNicolas Le Bayon #define DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH BIT(0) 225*06e55dc8SNicolas Le Bayon #define DDRCTRL_RFSHCTL3_REFRESH_UPDATE_LEVEL BIT(1) 226*06e55dc8SNicolas Le Bayon 227*06e55dc8SNicolas Le Bayon #define DDRCTRL_HWLPCTL_HW_LP_EN BIT(0) 228*06e55dc8SNicolas Le Bayon 229*06e55dc8SNicolas Le Bayon #define DDRCTRL_RFSHTMG_T_RFC_NOM_X1_X32_MASK GENMASK(27, 16) 230*06e55dc8SNicolas Le Bayon #define DDRCTRL_RFSHTMG_T_RFC_NOM_X1_X32_SHIFT 16 231*06e55dc8SNicolas Le Bayon 232*06e55dc8SNicolas Le Bayon #define DDRCTRL_INIT0_SKIP_DRAM_INIT_MASK GENMASK(31, 30) 233*06e55dc8SNicolas Le Bayon #define DDRCTRL_INIT0_SKIP_DRAM_INIT_NORMAL BIT(30) 234*06e55dc8SNicolas Le Bayon 235*06e55dc8SNicolas Le Bayon #define DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN BIT(0) 236*06e55dc8SNicolas Le Bayon #define DDRCTRL_DFIMISC_DFI_INIT_START BIT(5) 237*06e55dc8SNicolas Le Bayon 238*06e55dc8SNicolas Le Bayon #define DDRCTRL_DFISTAT_DFI_INIT_COMPLETE BIT(0) 239*06e55dc8SNicolas Le Bayon 240*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBG1_DIS_HIF BIT(1) 241*06e55dc8SNicolas Le Bayon 242*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBGCAM_WR_DATA_PIPELINE_EMPTY BIT(29) 243*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBGCAM_RD_DATA_PIPELINE_EMPTY BIT(28) 244*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBGCAM_DBG_WR_Q_EMPTY BIT(26) 245*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBGCAM_DBG_LPR_Q_DEPTH GENMASK(12, 8) 246*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBGCAM_DBG_HPR_Q_DEPTH GENMASK(4, 0) 247*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY \ 248*06e55dc8SNicolas Le Bayon (DDRCTRL_DBGCAM_WR_DATA_PIPELINE_EMPTY | \ 249*06e55dc8SNicolas Le Bayon DDRCTRL_DBGCAM_RD_DATA_PIPELINE_EMPTY) 250*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBGCAM_DBG_Q_DEPTH \ 251*06e55dc8SNicolas Le Bayon (DDRCTRL_DBGCAM_DBG_WR_Q_EMPTY | \ 252*06e55dc8SNicolas Le Bayon DDRCTRL_DBGCAM_DBG_LPR_Q_DEPTH | \ 253*06e55dc8SNicolas Le Bayon DDRCTRL_DBGCAM_DBG_HPR_Q_DEPTH) 254*06e55dc8SNicolas Le Bayon 255*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBGCMD_RANK0_REFRESH BIT(0) 256*06e55dc8SNicolas Le Bayon 257*06e55dc8SNicolas Le Bayon #define DDRCTRL_DBGSTAT_RANK0_REFRESH_BUSY BIT(0) 258*06e55dc8SNicolas Le Bayon 259*06e55dc8SNicolas Le Bayon #define DDRCTRL_SWCTL_SW_DONE BIT(0) 260*06e55dc8SNicolas Le Bayon 261*06e55dc8SNicolas Le Bayon #define DDRCTRL_SWSTAT_SW_DONE_ACK BIT(0) 262*06e55dc8SNicolas Le Bayon 263*06e55dc8SNicolas Le Bayon #define DDRCTRL_PCTRL_N_PORT_EN BIT(0) 264*06e55dc8SNicolas Le Bayon 265*06e55dc8SNicolas Le Bayon #endif /* STM32MP_DDRCTRL_REGS_H */ 266