xref: /rk3399_ARM-atf/include/drivers/st/stm32_uart_regs.h (revision 8244d2260da69e49e97a6d19aa18c84b4da0a3e4)
1*8244d226SYann Gautier /*
2*8244d226SYann Gautier  * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
3*8244d226SYann Gautier  *
4*8244d226SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5*8244d226SYann Gautier  */
6*8244d226SYann Gautier 
7*8244d226SYann Gautier #ifndef STM32_UART_REGS_H
8*8244d226SYann Gautier #define STM32_UART_REGS_H
9*8244d226SYann Gautier 
10*8244d226SYann Gautier #include <utils_def.h>
11*8244d226SYann Gautier 
12*8244d226SYann Gautier #define USART_CR1		U(0x00)
13*8244d226SYann Gautier #define USART_CR2		U(0x04)
14*8244d226SYann Gautier #define USART_CR3		U(0x08)
15*8244d226SYann Gautier #define USART_BRR		U(0x0C)
16*8244d226SYann Gautier #define USART_GTPR		U(0x10)
17*8244d226SYann Gautier #define USART_RTOR		U(0x14)
18*8244d226SYann Gautier #define USART_RQR		U(0x18)
19*8244d226SYann Gautier #define USART_ISR		U(0x1C)
20*8244d226SYann Gautier #define USART_ICR		U(0x20)
21*8244d226SYann Gautier #define USART_RDR		U(0x24)
22*8244d226SYann Gautier #define USART_TDR		U(0x28)
23*8244d226SYann Gautier #define USART_PRESC		U(0x2C)
24*8244d226SYann Gautier 
25*8244d226SYann Gautier /* USART_CR1 register fields */
26*8244d226SYann Gautier #define USART_CR1_UE		BIT(0)
27*8244d226SYann Gautier #define USART_CR1_UESM		BIT(1)
28*8244d226SYann Gautier #define USART_CR1_RE		BIT(2)
29*8244d226SYann Gautier #define USART_CR1_TE		BIT(3)
30*8244d226SYann Gautier #define USART_CR1_IDLEIE	BIT(4)
31*8244d226SYann Gautier #define USART_CR1_RXNEIE	BIT(5)
32*8244d226SYann Gautier #define USART_CR1_TCIE		BIT(6)
33*8244d226SYann Gautier #define USART_CR1_TXEIE		BIT(7)
34*8244d226SYann Gautier #define USART_CR1_PEIE		BIT(8)
35*8244d226SYann Gautier #define USART_CR1_PS		BIT(9)
36*8244d226SYann Gautier #define USART_CR1_PCE		BIT(10)
37*8244d226SYann Gautier #define USART_CR1_WAKE		BIT(11)
38*8244d226SYann Gautier #define USART_CR1_M		(BIT(28) | BIT(12))
39*8244d226SYann Gautier #define USART_CR1_M0		BIT(12)
40*8244d226SYann Gautier #define USART_CR1_MME		BIT(13)
41*8244d226SYann Gautier #define USART_CR1_CMIE		BIT(14)
42*8244d226SYann Gautier #define USART_CR1_OVER8		BIT(15)
43*8244d226SYann Gautier #define USART_CR1_DEDT		GENMASK(20, 16)
44*8244d226SYann Gautier #define USART_CR1_DEDT_0	BIT(16)
45*8244d226SYann Gautier #define USART_CR1_DEDT_1	BIT(17)
46*8244d226SYann Gautier #define USART_CR1_DEDT_2	BIT(18)
47*8244d226SYann Gautier #define USART_CR1_DEDT_3	BIT(19)
48*8244d226SYann Gautier #define USART_CR1_DEDT_4	BIT(20)
49*8244d226SYann Gautier #define USART_CR1_DEAT		GENMASK(25, 21)
50*8244d226SYann Gautier #define USART_CR1_DEAT_0	BIT(21)
51*8244d226SYann Gautier #define USART_CR1_DEAT_1	BIT(22)
52*8244d226SYann Gautier #define USART_CR1_DEAT_2	BIT(23)
53*8244d226SYann Gautier #define USART_CR1_DEAT_3	BIT(24)
54*8244d226SYann Gautier #define USART_CR1_DEAT_4	BIT(25)
55*8244d226SYann Gautier #define USART_CR1_RTOIE		BIT(26)
56*8244d226SYann Gautier #define USART_CR1_EOBIE		BIT(27)
57*8244d226SYann Gautier #define USART_CR1_M1		BIT(28)
58*8244d226SYann Gautier #define USART_CR1_FIFOEN	BIT(29)
59*8244d226SYann Gautier #define USART_CR1_TXFEIE	BIT(30)
60*8244d226SYann Gautier #define USART_CR1_RXFFIE	BIT(31)
61*8244d226SYann Gautier 
62*8244d226SYann Gautier /* USART_CR2 register fields */
63*8244d226SYann Gautier #define USART_CR2_SLVEN		BIT(0)
64*8244d226SYann Gautier #define USART_CR2_DIS_NSS	BIT(3)
65*8244d226SYann Gautier #define USART_CR2_ADDM7		BIT(4)
66*8244d226SYann Gautier #define USART_CR2_LBDL		BIT(5)
67*8244d226SYann Gautier #define USART_CR2_LBDIE		BIT(6)
68*8244d226SYann Gautier #define USART_CR2_LBCL		BIT(8)
69*8244d226SYann Gautier #define USART_CR2_CPHA		BIT(9)
70*8244d226SYann Gautier #define USART_CR2_CPOL		BIT(10)
71*8244d226SYann Gautier #define USART_CR2_CLKEN		BIT(11)
72*8244d226SYann Gautier #define USART_CR2_STOP		GENMASK(13, 12)
73*8244d226SYann Gautier #define USART_CR2_STOP_0	BIT(12)
74*8244d226SYann Gautier #define USART_CR2_STOP_1	BIT(13)
75*8244d226SYann Gautier #define USART_CR2_LINEN		BIT(14)
76*8244d226SYann Gautier #define USART_CR2_SWAP		BIT(15)
77*8244d226SYann Gautier #define USART_CR2_RXINV		BIT(16)
78*8244d226SYann Gautier #define USART_CR2_TXINV		BIT(17)
79*8244d226SYann Gautier #define USART_CR2_DATAINV	BIT(18)
80*8244d226SYann Gautier #define USART_CR2_MSBFIRST	BIT(19)
81*8244d226SYann Gautier #define USART_CR2_ABREN		BIT(20)
82*8244d226SYann Gautier #define USART_CR2_ABRMODE	GENMASK(22, 21)
83*8244d226SYann Gautier #define USART_CR2_ABRMODE_0	BIT(21)
84*8244d226SYann Gautier #define USART_CR2_ABRMODE_1	BIT(22)
85*8244d226SYann Gautier #define USART_CR2_RTOEN		BIT(23)
86*8244d226SYann Gautier #define USART_CR2_ADD		GENMASK(31, 24)
87*8244d226SYann Gautier 
88*8244d226SYann Gautier /* USART_CR3 register fields */
89*8244d226SYann Gautier #define USART_CR3_EIE		BIT(0)
90*8244d226SYann Gautier #define USART_CR3_IREN		BIT(1)
91*8244d226SYann Gautier #define USART_CR3_IRLP		BIT(2)
92*8244d226SYann Gautier #define USART_CR3_HDSEL		BIT(3)
93*8244d226SYann Gautier #define USART_CR3_NACK		BIT(4)
94*8244d226SYann Gautier #define USART_CR3_SCEN		BIT(5)
95*8244d226SYann Gautier #define USART_CR3_DMAR		BIT(6)
96*8244d226SYann Gautier #define USART_CR3_DMAT		BIT(7)
97*8244d226SYann Gautier #define USART_CR3_RTSE		BIT(8)
98*8244d226SYann Gautier #define USART_CR3_CTSE		BIT(9)
99*8244d226SYann Gautier #define USART_CR3_CTSIE		BIT(10)
100*8244d226SYann Gautier #define USART_CR3_ONEBIT	BIT(11)
101*8244d226SYann Gautier #define USART_CR3_OVRDIS	BIT(12)
102*8244d226SYann Gautier #define USART_CR3_DDRE		BIT(13)
103*8244d226SYann Gautier #define USART_CR3_DEM		BIT(14)
104*8244d226SYann Gautier #define USART_CR3_DEP		BIT(15)
105*8244d226SYann Gautier #define USART_CR3_SCARCNT	GENMASK(19, 17)
106*8244d226SYann Gautier #define USART_CR3_SCARCNT_0	BIT(17)
107*8244d226SYann Gautier #define USART_CR3_SCARCNT_1	BIT(18)
108*8244d226SYann Gautier #define USART_CR3_SCARCNT_2	BIT(19)
109*8244d226SYann Gautier #define USART_CR3_WUS		GENMASK(21, 20)
110*8244d226SYann Gautier #define USART_CR3_WUS_0		BIT(20)
111*8244d226SYann Gautier #define USART_CR3_WUS_1		BIT(21)
112*8244d226SYann Gautier #define USART_CR3_WUFIE		BIT(22)
113*8244d226SYann Gautier #define USART_CR3_TXFTIE	BIT(23)
114*8244d226SYann Gautier #define USART_CR3_TCBGTIE	BIT(24)
115*8244d226SYann Gautier #define USART_CR3_RXFTCFG	GENMASK(27, 25)
116*8244d226SYann Gautier #define USART_CR3_RXFTCFG_0	BIT(25)
117*8244d226SYann Gautier #define USART_CR3_RXFTCFG_1	BIT(26)
118*8244d226SYann Gautier #define USART_CR3_RXFTCFG_2	BIT(27)
119*8244d226SYann Gautier #define USART_CR3_RXFTIE	BIT(28)
120*8244d226SYann Gautier #define USART_CR3_TXFTCFG	GENMASK(31, 29)
121*8244d226SYann Gautier #define USART_CR3_TXFTCFG_0	BIT(29)
122*8244d226SYann Gautier #define USART_CR3_TXFTCFG_1	BIT(30)
123*8244d226SYann Gautier #define USART_CR3_TXFTCFG_2	BIT(31)
124*8244d226SYann Gautier 
125*8244d226SYann Gautier /* USART_BRR register fields */
126*8244d226SYann Gautier #define USART_BRR_DIV_FRACTION	GENMASK(3, 0)
127*8244d226SYann Gautier #define USART_BRR_DIV_MANTISSA	GENMASK(15, 4)
128*8244d226SYann Gautier 
129*8244d226SYann Gautier /* USART_GTPR register fields */
130*8244d226SYann Gautier #define USART_GTPR_PSC		GENMASK(7, 0)
131*8244d226SYann Gautier #define USART_GTPR_GT		GENMASK(15, 8)
132*8244d226SYann Gautier 
133*8244d226SYann Gautier /* USART_RTOR register fields */
134*8244d226SYann Gautier #define USART_RTOR_RTO		GENMASK(23, 0)
135*8244d226SYann Gautier #define USART_RTOR_BLEN		GENMASK(31, 24)
136*8244d226SYann Gautier 
137*8244d226SYann Gautier /* USART_RQR register fields */
138*8244d226SYann Gautier #define USART_RQR_ABRRQ		BIT(0)
139*8244d226SYann Gautier #define USART_RQR_SBKRQ		BIT(1)
140*8244d226SYann Gautier #define USART_RQR_MMRQ		BIT(2)
141*8244d226SYann Gautier #define USART_RQR_RXFRQ		BIT(3)
142*8244d226SYann Gautier #define USART_RQR_TXFRQ		BIT(4)
143*8244d226SYann Gautier 
144*8244d226SYann Gautier /* USART_ISR register fields */
145*8244d226SYann Gautier #define USART_ISR_PE		BIT(0)
146*8244d226SYann Gautier #define USART_ISR_FE		BIT(1)
147*8244d226SYann Gautier #define USART_ISR_NE		BIT(2)
148*8244d226SYann Gautier #define USART_ISR_ORE		BIT(3)
149*8244d226SYann Gautier #define USART_ISR_IDLE		BIT(4)
150*8244d226SYann Gautier #define USART_ISR_RXNE		BIT(5)
151*8244d226SYann Gautier #define USART_ISR_TC		BIT(6)
152*8244d226SYann Gautier #define USART_ISR_TXE		BIT(7)
153*8244d226SYann Gautier #define USART_ISR_LBDF		BIT(8)
154*8244d226SYann Gautier #define USART_ISR_CTSIF		BIT(9)
155*8244d226SYann Gautier #define USART_ISR_CTS		BIT(10)
156*8244d226SYann Gautier #define USART_ISR_RTOF		BIT(11)
157*8244d226SYann Gautier #define USART_ISR_EOBF		BIT(12)
158*8244d226SYann Gautier #define USART_ISR_UDR		BIT(13)
159*8244d226SYann Gautier #define USART_ISR_ABRE		BIT(14)
160*8244d226SYann Gautier #define USART_ISR_ABRF		BIT(15)
161*8244d226SYann Gautier #define USART_ISR_BUSY		BIT(16)
162*8244d226SYann Gautier #define USART_ISR_CMF		BIT(17)
163*8244d226SYann Gautier #define USART_ISR_SBKF		BIT(18)
164*8244d226SYann Gautier #define USART_ISR_RWU		BIT(19)
165*8244d226SYann Gautier #define USART_ISR_WUF		BIT(20)
166*8244d226SYann Gautier #define USART_ISR_TEACK		BIT(21)
167*8244d226SYann Gautier #define USART_ISR_REACK		BIT(22)
168*8244d226SYann Gautier #define USART_ISR_TXFE		BIT(23)
169*8244d226SYann Gautier #define USART_ISR_RXFF		BIT(24)
170*8244d226SYann Gautier #define USART_ISR_TCBGT		BIT(25)
171*8244d226SYann Gautier #define USART_ISR_RXFT		BIT(26)
172*8244d226SYann Gautier #define USART_ISR_TXFT		BIT(27)
173*8244d226SYann Gautier 
174*8244d226SYann Gautier /* USART_ICR register fields */
175*8244d226SYann Gautier #define USART_ICR_PECF		BIT(0)
176*8244d226SYann Gautier #define USART_ICR_FECF		BIT(1)
177*8244d226SYann Gautier #define USART_ICR_NCF		BIT(2)
178*8244d226SYann Gautier #define USART_ICR_ORECF		BIT(3)
179*8244d226SYann Gautier #define USART_ICR_IDLECF	BIT(4)
180*8244d226SYann Gautier #define USART_ICR_TCCF		BIT(6)
181*8244d226SYann Gautier #define USART_ICR_TCBGT		BIT(7)
182*8244d226SYann Gautier #define USART_ICR_LBDCF		BIT(8)
183*8244d226SYann Gautier #define USART_ICR_CTSCF		BIT(9)
184*8244d226SYann Gautier #define USART_ICR_RTOCF		BIT(11)
185*8244d226SYann Gautier #define USART_ICR_EOBCF		BIT(12)
186*8244d226SYann Gautier #define USART_ICR_UDRCF		BIT(13)
187*8244d226SYann Gautier #define USART_ICR_CMCF		BIT(17)
188*8244d226SYann Gautier #define USART_ICR_WUCF		BIT(20)
189*8244d226SYann Gautier 
190*8244d226SYann Gautier /* USART_RDR register fields */
191*8244d226SYann Gautier #define USART_RDR_RDR		GENMASK(8, 0)
192*8244d226SYann Gautier 
193*8244d226SYann Gautier /* USART_TDR register fields */
194*8244d226SYann Gautier #define USART_TDR_TDR		GENMASK(8, 0)
195*8244d226SYann Gautier 
196*8244d226SYann Gautier /* USART_PRESC register fields */
197*8244d226SYann Gautier #define USART_PRESC_PRESCALER	GENMASK(3, 0)
198*8244d226SYann Gautier 
199*8244d226SYann Gautier #endif /* STM32_UART_REGS_H */
200