xref: /rk3399_ARM-atf/include/drivers/nxp/sfp/fuse_prov.h (revision 87311b4c16730b884c7e4ff01e3faea83f2731be)
1*050a99a6SPankaj Gupta /*
2*050a99a6SPankaj Gupta  * Copyright 2021 NXP
3*050a99a6SPankaj Gupta  *
4*050a99a6SPankaj Gupta  * SPDX-License-Identifier: BSD-3-Clause
5*050a99a6SPankaj Gupta  *
6*050a99a6SPankaj Gupta  */
7*050a99a6SPankaj Gupta 
8*050a99a6SPankaj Gupta #if !defined(FUSE_PROV_H) && defined(POLICY_FUSE_PROVISION)
9*050a99a6SPankaj Gupta #define FUSE_PROV_H
10*050a99a6SPankaj Gupta 
11*050a99a6SPankaj Gupta #include <endian.h>
12*050a99a6SPankaj Gupta #include <lib/mmio.h>
13*050a99a6SPankaj Gupta 
14*050a99a6SPankaj Gupta #define MASK_NONE		U(0xFFFFFFFF)
15*050a99a6SPankaj Gupta #define ERROR_WRITE		U(0xA)
16*050a99a6SPankaj Gupta #define ERROR_ALREADY_BLOWN	U(0xB)
17*050a99a6SPankaj Gupta 
18*050a99a6SPankaj Gupta /* Flag bit shifts */
19*050a99a6SPankaj Gupta #define FLAG_POVDD_SHIFT	U(0)
20*050a99a6SPankaj Gupta #define FLAG_SYSCFG_SHIFT	U(1)
21*050a99a6SPankaj Gupta #define FLAG_SRKH_SHIFT		U(2)
22*050a99a6SPankaj Gupta #define FLAG_MC_SHIFT		U(3)
23*050a99a6SPankaj Gupta #define FLAG_DCV0_SHIFT		U(4)
24*050a99a6SPankaj Gupta #define FLAG_DCV1_SHIFT		U(5)
25*050a99a6SPankaj Gupta #define FLAG_DRV0_SHIFT		U(6)
26*050a99a6SPankaj Gupta #define FLAG_DRV1_SHIFT		U(7)
27*050a99a6SPankaj Gupta #define FLAG_OUID0_SHIFT	U(8)
28*050a99a6SPankaj Gupta #define FLAG_OUID1_SHIFT	U(9)
29*050a99a6SPankaj Gupta #define FLAG_OUID2_SHIFT	U(10)
30*050a99a6SPankaj Gupta #define FLAG_OUID3_SHIFT	U(11)
31*050a99a6SPankaj Gupta #define FLAG_OUID4_SHIFT	U(12)
32*050a99a6SPankaj Gupta #define FLAG_DBG_LVL_SHIFT	U(13)
33*050a99a6SPankaj Gupta #define FLAG_OTPMK_SHIFT	U(16)
34*050a99a6SPankaj Gupta #define FLAG_OUID_MASK		U(0x1F)
35*050a99a6SPankaj Gupta #define FLAG_DEBUG_MASK		U(0xF)
36*050a99a6SPankaj Gupta #define FLAG_OTPMK_MASK		U(0xF)
37*050a99a6SPankaj Gupta 
38*050a99a6SPankaj Gupta /* OTPMK flag values */
39*050a99a6SPankaj Gupta #define PROG_OTPMK_MIN		U(0x0)
40*050a99a6SPankaj Gupta #define PROG_OTPMK_RANDOM	U(0x1)
41*050a99a6SPankaj Gupta #define PROG_OTPMK_USER		U(0x2)
42*050a99a6SPankaj Gupta #define PROG_OTPMK_RANDOM_MIN	U(0x5)
43*050a99a6SPankaj Gupta #define PROG_OTPMK_USER_MIN	U(0x6)
44*050a99a6SPankaj Gupta #define PROG_NO_OTPMK		U(0x8)
45*050a99a6SPankaj Gupta 
46*050a99a6SPankaj Gupta #define OTPMK_MIM_BITS_MASK	U(0xF0000000)
47*050a99a6SPankaj Gupta 
48*050a99a6SPankaj Gupta /* System configuration bit shifts */
49*050a99a6SPankaj Gupta #define SCB_WP_SHIFT		U(0)
50*050a99a6SPankaj Gupta #define SCB_ITS_SHIFT		U(2)
51*050a99a6SPankaj Gupta #define SCB_NSEC_SHIFT		U(4)
52*050a99a6SPankaj Gupta #define SCB_ZD_SHIFT		U(5)
53*050a99a6SPankaj Gupta #define SCB_K0_SHIFT		U(15)
54*050a99a6SPankaj Gupta #define SCB_K1_SHIFT		U(14)
55*050a99a6SPankaj Gupta #define SCB_K2_SHIFT		U(13)
56*050a99a6SPankaj Gupta #define SCB_K3_SHIFT		U(12)
57*050a99a6SPankaj Gupta #define SCB_K4_SHIFT		U(11)
58*050a99a6SPankaj Gupta #define SCB_K5_SHIFT		U(10)
59*050a99a6SPankaj Gupta #define SCB_K6_SHIFT		U(9)
60*050a99a6SPankaj Gupta #define SCB_FR0_SHIFT		U(30)
61*050a99a6SPankaj Gupta #define SCB_FR1_SHIFT		U(31)
62*050a99a6SPankaj Gupta 
63*050a99a6SPankaj Gupta /* Fuse Header Structure */
64*050a99a6SPankaj Gupta struct fuse_hdr_t {
65*050a99a6SPankaj Gupta 	uint8_t barker[4];          /* 0x00 Barker code */
66*050a99a6SPankaj Gupta 	uint32_t flags;             /* 0x04 Script flags */
67*050a99a6SPankaj Gupta 	uint32_t povdd_gpio;        /* 0x08 GPIO for POVDD */
68*050a99a6SPankaj Gupta 	uint32_t otpmk[8];          /* 0x0C-0x2B OTPMK */
69*050a99a6SPankaj Gupta 	uint32_t srkh[8];           /* 0x2C-0x4B SRKH */
70*050a99a6SPankaj Gupta 	uint32_t oem_uid[5];        /* 0x4C-0x5F OEM unique id's */
71*050a99a6SPankaj Gupta 	uint32_t dcv[2];            /* 0x60-0x67 Debug Challenge */
72*050a99a6SPankaj Gupta 	uint32_t drv[2];            /* 0x68-0x6F Debug Response */
73*050a99a6SPankaj Gupta 	uint32_t ospr1;             /* 0x70 OSPR1 */
74*050a99a6SPankaj Gupta 	uint32_t sc;                /* 0x74 OSPR0 (System Configuration) */
75*050a99a6SPankaj Gupta 	uint32_t reserved[2];       /* 0x78-0x7F Reserved */
76*050a99a6SPankaj Gupta };
77*050a99a6SPankaj Gupta 
78*050a99a6SPankaj Gupta /* Function to do fuse provisioning */
79*050a99a6SPankaj Gupta int provision_fuses(unsigned long long fuse_scr_addr,
80*050a99a6SPankaj Gupta 		    bool en_povdd_status);
81*050a99a6SPankaj Gupta 
82*050a99a6SPankaj Gupta #define EFUSE_POWERUP_DELAY_mSec	U(25)
83*050a99a6SPankaj Gupta #endif	/* FUSE_PROV_H  */
84