xref: /rk3399_ARM-atf/include/drivers/mmc.h (revision c3cf06f1a3a9b9ee8ac7a0ae505f95c45f7dca84)
1ad71d45eSYann Gautier /*
2ad71d45eSYann Gautier  * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved.
3ad71d45eSYann Gautier  *
4ad71d45eSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5ad71d45eSYann Gautier  */
6ad71d45eSYann Gautier 
7*c3cf06f1SAntonio Nino Diaz #ifndef MMC_H
8*c3cf06f1SAntonio Nino Diaz #define MMC_H
9ad71d45eSYann Gautier 
10ad71d45eSYann Gautier #include <stdint.h>
11ad71d45eSYann Gautier #include <utils_def.h>
12ad71d45eSYann Gautier 
13ad71d45eSYann Gautier #define MMC_BLOCK_SIZE			U(512)
14ad71d45eSYann Gautier #define MMC_BLOCK_MASK			(MMC_BLOCK_SIZE - U(1))
15ad71d45eSYann Gautier #define MMC_BOOT_CLK_RATE		(400 * 1000)
16ad71d45eSYann Gautier 
17ad71d45eSYann Gautier #define MMC_CMD(_x)			U(_x)
18ad71d45eSYann Gautier 
19ad71d45eSYann Gautier #define MMC_ACMD(_x)			U(_x)
20ad71d45eSYann Gautier 
21ad71d45eSYann Gautier #define OCR_POWERUP			BIT(31)
22ad71d45eSYann Gautier #define OCR_HCS				BIT(30)
23ad71d45eSYann Gautier #define OCR_BYTE_MODE			(U(0) << 29)
24ad71d45eSYann Gautier #define OCR_SECTOR_MODE			(U(2) << 29)
25ad71d45eSYann Gautier #define OCR_ACCESS_MODE_MASK		(U(3) << 29)
26ad71d45eSYann Gautier #define OCR_3_5_3_6			BIT(23)
27ad71d45eSYann Gautier #define OCR_3_4_3_5			BIT(22)
28ad71d45eSYann Gautier #define OCR_3_3_3_4			BIT(21)
29ad71d45eSYann Gautier #define OCR_3_2_3_3			BIT(20)
30ad71d45eSYann Gautier #define OCR_3_1_3_2			BIT(19)
31ad71d45eSYann Gautier #define OCR_3_0_3_1			BIT(18)
32ad71d45eSYann Gautier #define OCR_2_9_3_0			BIT(17)
33ad71d45eSYann Gautier #define OCR_2_8_2_9			BIT(16)
34ad71d45eSYann Gautier #define OCR_2_7_2_8			BIT(15)
35ad71d45eSYann Gautier #define OCR_VDD_MIN_2V7			GENMASK(23, 15)
36ad71d45eSYann Gautier #define OCR_VDD_MIN_2V0			GENMASK(14, 8)
37ad71d45eSYann Gautier #define OCR_VDD_MIN_1V7			BIT(7)
38ad71d45eSYann Gautier 
392a82a9c9SJun Nie #define MMC_RSP_48			BIT(0)
402a82a9c9SJun Nie #define MMC_RSP_136			BIT(1)		/* 136 bit response */
412a82a9c9SJun Nie #define MMC_RSP_CRC			BIT(2)		/* expect valid crc */
422a82a9c9SJun Nie #define MMC_RSP_CMD_IDX			BIT(3)		/* response contains cmd idx */
432a82a9c9SJun Nie #define MMC_RSP_BUSY			BIT(4)		/* device may be busy */
442a82a9c9SJun Nie 
452a82a9c9SJun Nie /* JEDEC 4.51 chapter 6.12 */
462a82a9c9SJun Nie #define MMC_RESPONSE_R1			(MMC_RSP_48 | MMC_RSP_CMD_IDX | MMC_RSP_CRC)
472a82a9c9SJun Nie #define MMC_RESPONSE_R1B		(MMC_RESPONSE_R1 | MMC_RSP_BUSY)
4897d5db8cSYann Gautier #define MMC_RESPONSE_R2			(MMC_RSP_48 | MMC_RSP_136 | MMC_RSP_CRC)
492a82a9c9SJun Nie #define MMC_RESPONSE_R3			(MMC_RSP_48)
502a82a9c9SJun Nie #define MMC_RESPONSE_R4			(MMC_RSP_48)
5197d5db8cSYann Gautier #define MMC_RESPONSE_R5			(MMC_RSP_48 | MMC_RSP_CRC | MMC_RSP_CMD_IDX)
5297d5db8cSYann Gautier #define MMC_RESPONSE_R6			(MMC_RSP_48 | MMC_RSP_CRC | MMC_RSP_CMD_IDX)
5397d5db8cSYann Gautier #define MMC_RESPONSE_R7			(MMC_RSP_48 | MMC_RSP_CRC | MMC_RSP_CMD_IDX)
54ad71d45eSYann Gautier 
55ad71d45eSYann Gautier /* Value randomly chosen for eMMC RCA, it should be > 1 */
56ad71d45eSYann Gautier #define MMC_FIX_RCA			6
57ad71d45eSYann Gautier #define RCA_SHIFT_OFFSET		16
58ad71d45eSYann Gautier 
59ad71d45eSYann Gautier #define CMD_EXTCSD_PARTITION_CONFIG	179
60ad71d45eSYann Gautier #define CMD_EXTCSD_BUS_WIDTH		183
61ad71d45eSYann Gautier #define CMD_EXTCSD_HS_TIMING		185
62ad71d45eSYann Gautier #define CMD_EXTCSD_SEC_CNT		212
63ad71d45eSYann Gautier 
64ad71d45eSYann Gautier #define PART_CFG_BOOT_PARTITION1_ENABLE	(U(1) << 3)
65ad71d45eSYann Gautier #define PART_CFG_PARTITION1_ACCESS	(U(1) << 0)
66ad71d45eSYann Gautier 
67ad71d45eSYann Gautier /* Values in EXT CSD register */
68ad71d45eSYann Gautier #define MMC_BUS_WIDTH_1			U(0)
69ad71d45eSYann Gautier #define MMC_BUS_WIDTH_4			U(1)
70ad71d45eSYann Gautier #define MMC_BUS_WIDTH_8			U(2)
71ad71d45eSYann Gautier #define MMC_BUS_WIDTH_DDR_4		U(5)
72ad71d45eSYann Gautier #define MMC_BUS_WIDTH_DDR_8		U(6)
73ad71d45eSYann Gautier #define MMC_BOOT_MODE_BACKWARD		(U(0) << 3)
74ad71d45eSYann Gautier #define MMC_BOOT_MODE_HS_TIMING		(U(1) << 3)
75ad71d45eSYann Gautier #define MMC_BOOT_MODE_DDR		(U(2) << 3)
76ad71d45eSYann Gautier 
77ad71d45eSYann Gautier #define EXTCSD_SET_CMD			(U(0) << 24)
78ad71d45eSYann Gautier #define EXTCSD_SET_BITS			(U(1) << 24)
79ad71d45eSYann Gautier #define EXTCSD_CLR_BITS			(U(2) << 24)
80ad71d45eSYann Gautier #define EXTCSD_WRITE_BYTES		(U(3) << 24)
81ad71d45eSYann Gautier #define EXTCSD_CMD(x)			(((x) & 0xff) << 16)
82ad71d45eSYann Gautier #define EXTCSD_VALUE(x)			(((x) & 0xff) << 8)
83ad71d45eSYann Gautier #define EXTCSD_CMD_SET_NORMAL		U(1)
84ad71d45eSYann Gautier 
85ad71d45eSYann Gautier #define CSD_TRAN_SPEED_UNIT_MASK	GENMASK(2, 0)
86ad71d45eSYann Gautier #define CSD_TRAN_SPEED_MULT_MASK	GENMASK(6, 3)
87ad71d45eSYann Gautier #define CSD_TRAN_SPEED_MULT_SHIFT	3
88ad71d45eSYann Gautier 
89ad71d45eSYann Gautier #define STATUS_CURRENT_STATE(x)		(((x) & 0xf) << 9)
90ad71d45eSYann Gautier #define STATUS_READY_FOR_DATA		BIT(8)
91ad71d45eSYann Gautier #define STATUS_SWITCH_ERROR		BIT(7)
92ad71d45eSYann Gautier #define MMC_GET_STATE(x)		(((x) >> 9) & 0xf)
93ad71d45eSYann Gautier #define MMC_STATE_IDLE			0
94ad71d45eSYann Gautier #define MMC_STATE_READY			1
95ad71d45eSYann Gautier #define MMC_STATE_IDENT			2
96ad71d45eSYann Gautier #define MMC_STATE_STBY			3
97ad71d45eSYann Gautier #define MMC_STATE_TRAN			4
98ad71d45eSYann Gautier #define MMC_STATE_DATA			5
99ad71d45eSYann Gautier #define MMC_STATE_RCV			6
100ad71d45eSYann Gautier #define MMC_STATE_PRG			7
101ad71d45eSYann Gautier #define MMC_STATE_DIS			8
102ad71d45eSYann Gautier #define MMC_STATE_BTST			9
103ad71d45eSYann Gautier #define MMC_STATE_SLP			10
104ad71d45eSYann Gautier 
105ad71d45eSYann Gautier #define MMC_FLAG_CMD23			(U(1) << 0)
106ad71d45eSYann Gautier 
107ad71d45eSYann Gautier #define CMD8_CHECK_PATTERN		U(0xAA)
108ad71d45eSYann Gautier #define VHS_2_7_3_6_V			BIT(8)
109ad71d45eSYann Gautier 
110ad71d45eSYann Gautier #define SD_SCR_BUS_WIDTH_1		BIT(8)
111ad71d45eSYann Gautier #define SD_SCR_BUS_WIDTH_4		BIT(10)
112ad71d45eSYann Gautier 
113ad71d45eSYann Gautier struct mmc_cmd {
114ad71d45eSYann Gautier 	unsigned int	cmd_idx;
115ad71d45eSYann Gautier 	unsigned int	cmd_arg;
116ad71d45eSYann Gautier 	unsigned int	resp_type;
117ad71d45eSYann Gautier 	unsigned int	resp_data[4];
118ad71d45eSYann Gautier };
119ad71d45eSYann Gautier 
120ad71d45eSYann Gautier struct mmc_ops {
121ad71d45eSYann Gautier 	void (*init)(void);
122ad71d45eSYann Gautier 	int (*send_cmd)(struct mmc_cmd *cmd);
123ad71d45eSYann Gautier 	int (*set_ios)(unsigned int clk, unsigned int width);
124ad71d45eSYann Gautier 	int (*prepare)(int lba, uintptr_t buf, size_t size);
125ad71d45eSYann Gautier 	int (*read)(int lba, uintptr_t buf, size_t size);
126ad71d45eSYann Gautier 	int (*write)(int lba, const uintptr_t buf, size_t size);
127ad71d45eSYann Gautier };
128ad71d45eSYann Gautier 
129ad71d45eSYann Gautier struct mmc_csd_emmc {
130ad71d45eSYann Gautier 	unsigned int		not_used:		1;
131ad71d45eSYann Gautier 	unsigned int		crc:			7;
132ad71d45eSYann Gautier 	unsigned int		ecc:			2;
133ad71d45eSYann Gautier 	unsigned int		file_format:		2;
134ad71d45eSYann Gautier 	unsigned int		tmp_write_protect:	1;
135ad71d45eSYann Gautier 	unsigned int		perm_write_protect:	1;
136ad71d45eSYann Gautier 	unsigned int		copy:			1;
137ad71d45eSYann Gautier 	unsigned int		file_format_grp:	1;
138ad71d45eSYann Gautier 
139ad71d45eSYann Gautier 	unsigned int		reserved_1:		5;
140ad71d45eSYann Gautier 	unsigned int		write_bl_partial:	1;
141ad71d45eSYann Gautier 	unsigned int		write_bl_len:		4;
142ad71d45eSYann Gautier 	unsigned int		r2w_factor:		3;
143ad71d45eSYann Gautier 	unsigned int		default_ecc:		2;
144ad71d45eSYann Gautier 	unsigned int		wp_grp_enable:		1;
145ad71d45eSYann Gautier 
146ad71d45eSYann Gautier 	unsigned int		wp_grp_size:		5;
147ad71d45eSYann Gautier 	unsigned int		erase_grp_mult:		5;
148ad71d45eSYann Gautier 	unsigned int		erase_grp_size:		5;
149ad71d45eSYann Gautier 	unsigned int		c_size_mult:		3;
150ad71d45eSYann Gautier 	unsigned int		vdd_w_curr_max:		3;
151ad71d45eSYann Gautier 	unsigned int		vdd_w_curr_min:		3;
152ad71d45eSYann Gautier 	unsigned int		vdd_r_curr_max:		3;
153ad71d45eSYann Gautier 	unsigned int		vdd_r_curr_min:		3;
154ad71d45eSYann Gautier 	unsigned int		c_size_low:		2;
155ad71d45eSYann Gautier 
156ad71d45eSYann Gautier 	unsigned int		c_size_high:		10;
157ad71d45eSYann Gautier 	unsigned int		reserved_2:		2;
158ad71d45eSYann Gautier 	unsigned int		dsr_imp:		1;
159ad71d45eSYann Gautier 	unsigned int		read_blk_misalign:	1;
160ad71d45eSYann Gautier 	unsigned int		write_blk_misalign:	1;
161ad71d45eSYann Gautier 	unsigned int		read_bl_partial:	1;
162ad71d45eSYann Gautier 	unsigned int		read_bl_len:		4;
163ad71d45eSYann Gautier 	unsigned int		ccc:			12;
164ad71d45eSYann Gautier 
165ad71d45eSYann Gautier 	unsigned int		tran_speed:		8;
166ad71d45eSYann Gautier 	unsigned int		nsac:			8;
167ad71d45eSYann Gautier 	unsigned int		taac:			8;
168ad71d45eSYann Gautier 	unsigned int		reserved_3:		2;
169ad71d45eSYann Gautier 	unsigned int		spec_vers:		4;
170ad71d45eSYann Gautier 	unsigned int		csd_structure:		2;
171ad71d45eSYann Gautier };
172ad71d45eSYann Gautier 
173ad71d45eSYann Gautier struct mmc_csd_sd_v2 {
174ad71d45eSYann Gautier 	unsigned int		not_used:		1;
175ad71d45eSYann Gautier 	unsigned int		crc:			7;
176ad71d45eSYann Gautier 	unsigned int		reserved_1:		2;
177ad71d45eSYann Gautier 	unsigned int		file_format:		2;
178ad71d45eSYann Gautier 	unsigned int		tmp_write_protect:	1;
179ad71d45eSYann Gautier 	unsigned int		perm_write_protect:	1;
180ad71d45eSYann Gautier 	unsigned int		copy:			1;
181ad71d45eSYann Gautier 	unsigned int		file_format_grp:	1;
182ad71d45eSYann Gautier 
183ad71d45eSYann Gautier 	unsigned int		reserved_2:		5;
184ad71d45eSYann Gautier 	unsigned int		write_bl_partial:	1;
185ad71d45eSYann Gautier 	unsigned int		write_bl_len:		4;
186ad71d45eSYann Gautier 	unsigned int		r2w_factor:		3;
187ad71d45eSYann Gautier 	unsigned int		reserved_3:		2;
188ad71d45eSYann Gautier 	unsigned int		wp_grp_enable:		1;
189ad71d45eSYann Gautier 
190ad71d45eSYann Gautier 	unsigned int		wp_grp_size:		7;
191ad71d45eSYann Gautier 	unsigned int		sector_size:		7;
192ad71d45eSYann Gautier 	unsigned int		erase_block_en:		1;
193ad71d45eSYann Gautier 	unsigned int		reserved_4:		1;
194ad71d45eSYann Gautier 	unsigned int		c_size_low:		16;
195ad71d45eSYann Gautier 
196ad71d45eSYann Gautier 	unsigned int		c_size_high:		6;
197ad71d45eSYann Gautier 	unsigned int		reserved_5:		6;
198ad71d45eSYann Gautier 	unsigned int		dsr_imp:		1;
199ad71d45eSYann Gautier 	unsigned int		read_blk_misalign:	1;
200ad71d45eSYann Gautier 	unsigned int		write_blk_misalign:	1;
201ad71d45eSYann Gautier 	unsigned int		read_bl_partial:	1;
202ad71d45eSYann Gautier 	unsigned int		read_bl_len:		4;
203ad71d45eSYann Gautier 	unsigned int		ccc:			12;
204ad71d45eSYann Gautier 
205ad71d45eSYann Gautier 	unsigned int		tran_speed:		8;
206ad71d45eSYann Gautier 	unsigned int		nsac:			8;
207ad71d45eSYann Gautier 	unsigned int		taac:			8;
208ad71d45eSYann Gautier 	unsigned int		reserved_6:		6;
209ad71d45eSYann Gautier 	unsigned int		csd_structure:		2;
210ad71d45eSYann Gautier };
211ad71d45eSYann Gautier 
212ad71d45eSYann Gautier enum mmc_device_type {
213ad71d45eSYann Gautier 	MMC_IS_EMMC,
214ad71d45eSYann Gautier 	MMC_IS_SD,
215ad71d45eSYann Gautier 	MMC_IS_SD_HC,
216ad71d45eSYann Gautier };
217ad71d45eSYann Gautier 
218ad71d45eSYann Gautier struct mmc_device_info {
219ad71d45eSYann Gautier 	unsigned long long	device_size;	/* Size of device in bytes */
220ad71d45eSYann Gautier 	unsigned int		block_size;	/* Block size in bytes */
221ad71d45eSYann Gautier 	unsigned int		max_bus_freq;	/* Max bus freq in Hz */
222ad71d45eSYann Gautier 	enum mmc_device_type	mmc_dev_type;	/* Type of MMC */
223ad71d45eSYann Gautier };
224ad71d45eSYann Gautier 
225ea315a69SHaojian Zhuang size_t mmc_read_blocks(int lba, uintptr_t buf, size_t size);
226ea315a69SHaojian Zhuang size_t mmc_write_blocks(int lba, const uintptr_t buf, size_t size);
227ea315a69SHaojian Zhuang size_t mmc_erase_blocks(int lba, size_t size);
228ea315a69SHaojian Zhuang size_t mmc_rpmb_read_blocks(int lba, uintptr_t buf, size_t size);
229ea315a69SHaojian Zhuang size_t mmc_rpmb_write_blocks(int lba, const uintptr_t buf, size_t size);
230ea315a69SHaojian Zhuang size_t mmc_rpmb_erase_blocks(int lba, size_t size);
231ad71d45eSYann Gautier int mmc_init(const struct mmc_ops *ops_ptr, unsigned int clk,
232ad71d45eSYann Gautier 	     unsigned int width, unsigned int flags,
233ad71d45eSYann Gautier 	     struct mmc_device_info *device_info);
234ad71d45eSYann Gautier 
235*c3cf06f1SAntonio Nino Diaz #endif /* MMC_H */
236