xref: /rk3399_ARM-atf/include/drivers/mmc.h (revision 5014b52dec0c2527ca85c0fbe9c9281a24cc7b10)
1ad71d45eSYann Gautier /*
2*5014b52dSVyacheslav Yurkov  * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
3ad71d45eSYann Gautier  *
4ad71d45eSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5ad71d45eSYann Gautier  */
6ad71d45eSYann Gautier 
7c3cf06f1SAntonio Nino Diaz #ifndef MMC_H
8c3cf06f1SAntonio Nino Diaz #define MMC_H
9ad71d45eSYann Gautier 
10ad71d45eSYann Gautier #include <stdint.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
13ad71d45eSYann Gautier 
14ad71d45eSYann Gautier #define MMC_BLOCK_SIZE			U(512)
15ad71d45eSYann Gautier #define MMC_BLOCK_MASK			(MMC_BLOCK_SIZE - U(1))
16ad71d45eSYann Gautier #define MMC_BOOT_CLK_RATE		(400 * 1000)
17ad71d45eSYann Gautier 
18ad71d45eSYann Gautier #define MMC_CMD(_x)			U(_x)
19ad71d45eSYann Gautier 
20ad71d45eSYann Gautier #define MMC_ACMD(_x)			U(_x)
21ad71d45eSYann Gautier 
22ad71d45eSYann Gautier #define OCR_POWERUP			BIT(31)
23ad71d45eSYann Gautier #define OCR_HCS				BIT(30)
24ad71d45eSYann Gautier #define OCR_BYTE_MODE			(U(0) << 29)
25ad71d45eSYann Gautier #define OCR_SECTOR_MODE			(U(2) << 29)
26ad71d45eSYann Gautier #define OCR_ACCESS_MODE_MASK		(U(3) << 29)
27ad71d45eSYann Gautier #define OCR_3_5_3_6			BIT(23)
28ad71d45eSYann Gautier #define OCR_3_4_3_5			BIT(22)
29ad71d45eSYann Gautier #define OCR_3_3_3_4			BIT(21)
30ad71d45eSYann Gautier #define OCR_3_2_3_3			BIT(20)
31ad71d45eSYann Gautier #define OCR_3_1_3_2			BIT(19)
32ad71d45eSYann Gautier #define OCR_3_0_3_1			BIT(18)
33ad71d45eSYann Gautier #define OCR_2_9_3_0			BIT(17)
34ad71d45eSYann Gautier #define OCR_2_8_2_9			BIT(16)
35ad71d45eSYann Gautier #define OCR_2_7_2_8			BIT(15)
36ad71d45eSYann Gautier #define OCR_VDD_MIN_2V7			GENMASK(23, 15)
37ad71d45eSYann Gautier #define OCR_VDD_MIN_2V0			GENMASK(14, 8)
38ad71d45eSYann Gautier #define OCR_VDD_MIN_1V7			BIT(7)
39ad71d45eSYann Gautier 
402a82a9c9SJun Nie #define MMC_RSP_48			BIT(0)
412a82a9c9SJun Nie #define MMC_RSP_136			BIT(1)		/* 136 bit response */
422a82a9c9SJun Nie #define MMC_RSP_CRC			BIT(2)		/* expect valid crc */
432a82a9c9SJun Nie #define MMC_RSP_CMD_IDX			BIT(3)		/* response contains cmd idx */
442a82a9c9SJun Nie #define MMC_RSP_BUSY			BIT(4)		/* device may be busy */
452a82a9c9SJun Nie 
462a82a9c9SJun Nie /* JEDEC 4.51 chapter 6.12 */
472a82a9c9SJun Nie #define MMC_RESPONSE_R1			(MMC_RSP_48 | MMC_RSP_CMD_IDX | MMC_RSP_CRC)
482a82a9c9SJun Nie #define MMC_RESPONSE_R1B		(MMC_RESPONSE_R1 | MMC_RSP_BUSY)
4997d5db8cSYann Gautier #define MMC_RESPONSE_R2			(MMC_RSP_48 | MMC_RSP_136 | MMC_RSP_CRC)
502a82a9c9SJun Nie #define MMC_RESPONSE_R3			(MMC_RSP_48)
512a82a9c9SJun Nie #define MMC_RESPONSE_R4			(MMC_RSP_48)
5297d5db8cSYann Gautier #define MMC_RESPONSE_R5			(MMC_RSP_48 | MMC_RSP_CRC | MMC_RSP_CMD_IDX)
5397d5db8cSYann Gautier #define MMC_RESPONSE_R6			(MMC_RSP_48 | MMC_RSP_CRC | MMC_RSP_CMD_IDX)
5497d5db8cSYann Gautier #define MMC_RESPONSE_R7			(MMC_RSP_48 | MMC_RSP_CRC | MMC_RSP_CMD_IDX)
55ad71d45eSYann Gautier 
56ad71d45eSYann Gautier /* Value randomly chosen for eMMC RCA, it should be > 1 */
57ad71d45eSYann Gautier #define MMC_FIX_RCA			6
58ad71d45eSYann Gautier #define RCA_SHIFT_OFFSET		16
59ad71d45eSYann Gautier 
60ad71d45eSYann Gautier #define CMD_EXTCSD_PARTITION_CONFIG	179
61ad71d45eSYann Gautier #define CMD_EXTCSD_BUS_WIDTH		183
62ad71d45eSYann Gautier #define CMD_EXTCSD_HS_TIMING		185
63*5014b52dSVyacheslav Yurkov #define CMD_EXTCSD_PART_SWITCH_TIME	199
64ad71d45eSYann Gautier #define CMD_EXTCSD_SEC_CNT		212
65ad71d45eSYann Gautier 
66*5014b52dSVyacheslav Yurkov #define EXT_CSD_PART_CONFIG_ACC_MASK	GENMASK(2, 0)
67ad71d45eSYann Gautier #define PART_CFG_BOOT_PARTITION1_ENABLE	(U(1) << 3)
68*5014b52dSVyacheslav Yurkov #define PART_CFG_BOOT_PARTITION1_ACCESS (U(1) << 0)
69*5014b52dSVyacheslav Yurkov #define PART_CFG_BOOT_PART_EN_MASK		GENMASK(5, 3)
70*5014b52dSVyacheslav Yurkov #define PART_CFG_BOOT_PART_EN_SHIFT		3
71*5014b52dSVyacheslav Yurkov #define PART_CFG_CURRENT_BOOT_PARTITION(x)	(((x) & PART_CFG_BOOT_PART_EN_MASK) >> \
72*5014b52dSVyacheslav Yurkov 	PART_CFG_BOOT_PART_EN_SHIFT)
73ad71d45eSYann Gautier 
74ad71d45eSYann Gautier /* Values in EXT CSD register */
75ad71d45eSYann Gautier #define MMC_BUS_WIDTH_1			U(0)
76ad71d45eSYann Gautier #define MMC_BUS_WIDTH_4			U(1)
77ad71d45eSYann Gautier #define MMC_BUS_WIDTH_8			U(2)
78ad71d45eSYann Gautier #define MMC_BUS_WIDTH_DDR_4		U(5)
79ad71d45eSYann Gautier #define MMC_BUS_WIDTH_DDR_8		U(6)
80ad71d45eSYann Gautier #define MMC_BOOT_MODE_BACKWARD		(U(0) << 3)
81ad71d45eSYann Gautier #define MMC_BOOT_MODE_HS_TIMING		(U(1) << 3)
82ad71d45eSYann Gautier #define MMC_BOOT_MODE_DDR		(U(2) << 3)
83ad71d45eSYann Gautier 
84ad71d45eSYann Gautier #define EXTCSD_SET_CMD			(U(0) << 24)
85ad71d45eSYann Gautier #define EXTCSD_SET_BITS			(U(1) << 24)
86ad71d45eSYann Gautier #define EXTCSD_CLR_BITS			(U(2) << 24)
87ad71d45eSYann Gautier #define EXTCSD_WRITE_BYTES		(U(3) << 24)
88ad71d45eSYann Gautier #define EXTCSD_CMD(x)			(((x) & 0xff) << 16)
89ad71d45eSYann Gautier #define EXTCSD_VALUE(x)			(((x) & 0xff) << 8)
90ad71d45eSYann Gautier #define EXTCSD_CMD_SET_NORMAL		U(1)
91ad71d45eSYann Gautier 
92ad71d45eSYann Gautier #define CSD_TRAN_SPEED_UNIT_MASK	GENMASK(2, 0)
93ad71d45eSYann Gautier #define CSD_TRAN_SPEED_MULT_MASK	GENMASK(6, 3)
94ad71d45eSYann Gautier #define CSD_TRAN_SPEED_MULT_SHIFT	3
95ad71d45eSYann Gautier 
96ad71d45eSYann Gautier #define STATUS_CURRENT_STATE(x)		(((x) & 0xf) << 9)
97ad71d45eSYann Gautier #define STATUS_READY_FOR_DATA		BIT(8)
98ad71d45eSYann Gautier #define STATUS_SWITCH_ERROR		BIT(7)
99ad71d45eSYann Gautier #define MMC_GET_STATE(x)		(((x) >> 9) & 0xf)
100ad71d45eSYann Gautier #define MMC_STATE_IDLE			0
101ad71d45eSYann Gautier #define MMC_STATE_READY			1
102ad71d45eSYann Gautier #define MMC_STATE_IDENT			2
103ad71d45eSYann Gautier #define MMC_STATE_STBY			3
104ad71d45eSYann Gautier #define MMC_STATE_TRAN			4
105ad71d45eSYann Gautier #define MMC_STATE_DATA			5
106ad71d45eSYann Gautier #define MMC_STATE_RCV			6
107ad71d45eSYann Gautier #define MMC_STATE_PRG			7
108ad71d45eSYann Gautier #define MMC_STATE_DIS			8
109ad71d45eSYann Gautier #define MMC_STATE_BTST			9
110ad71d45eSYann Gautier #define MMC_STATE_SLP			10
111ad71d45eSYann Gautier 
112ad71d45eSYann Gautier #define MMC_FLAG_CMD23			(U(1) << 0)
113ad71d45eSYann Gautier 
114ad71d45eSYann Gautier #define CMD8_CHECK_PATTERN		U(0xAA)
115ad71d45eSYann Gautier #define VHS_2_7_3_6_V			BIT(8)
116ad71d45eSYann Gautier 
117ad71d45eSYann Gautier #define SD_SCR_BUS_WIDTH_1		BIT(8)
118ad71d45eSYann Gautier #define SD_SCR_BUS_WIDTH_4		BIT(10)
119ad71d45eSYann Gautier 
120ad71d45eSYann Gautier struct mmc_cmd {
121ad71d45eSYann Gautier 	unsigned int	cmd_idx;
122ad71d45eSYann Gautier 	unsigned int	cmd_arg;
123ad71d45eSYann Gautier 	unsigned int	resp_type;
124ad71d45eSYann Gautier 	unsigned int	resp_data[4];
125ad71d45eSYann Gautier };
126ad71d45eSYann Gautier 
127ad71d45eSYann Gautier struct mmc_ops {
128ad71d45eSYann Gautier 	void (*init)(void);
129ad71d45eSYann Gautier 	int (*send_cmd)(struct mmc_cmd *cmd);
130ad71d45eSYann Gautier 	int (*set_ios)(unsigned int clk, unsigned int width);
131ad71d45eSYann Gautier 	int (*prepare)(int lba, uintptr_t buf, size_t size);
132ad71d45eSYann Gautier 	int (*read)(int lba, uintptr_t buf, size_t size);
133ad71d45eSYann Gautier 	int (*write)(int lba, const uintptr_t buf, size_t size);
134ad71d45eSYann Gautier };
135ad71d45eSYann Gautier 
136ad71d45eSYann Gautier struct mmc_csd_emmc {
137ad71d45eSYann Gautier 	unsigned int		not_used:		1;
138ad71d45eSYann Gautier 	unsigned int		crc:			7;
139ad71d45eSYann Gautier 	unsigned int		ecc:			2;
140ad71d45eSYann Gautier 	unsigned int		file_format:		2;
141ad71d45eSYann Gautier 	unsigned int		tmp_write_protect:	1;
142ad71d45eSYann Gautier 	unsigned int		perm_write_protect:	1;
143ad71d45eSYann Gautier 	unsigned int		copy:			1;
144ad71d45eSYann Gautier 	unsigned int		file_format_grp:	1;
145ad71d45eSYann Gautier 
146ad71d45eSYann Gautier 	unsigned int		reserved_1:		5;
147ad71d45eSYann Gautier 	unsigned int		write_bl_partial:	1;
148ad71d45eSYann Gautier 	unsigned int		write_bl_len:		4;
149ad71d45eSYann Gautier 	unsigned int		r2w_factor:		3;
150ad71d45eSYann Gautier 	unsigned int		default_ecc:		2;
151ad71d45eSYann Gautier 	unsigned int		wp_grp_enable:		1;
152ad71d45eSYann Gautier 
153ad71d45eSYann Gautier 	unsigned int		wp_grp_size:		5;
154ad71d45eSYann Gautier 	unsigned int		erase_grp_mult:		5;
155ad71d45eSYann Gautier 	unsigned int		erase_grp_size:		5;
156ad71d45eSYann Gautier 	unsigned int		c_size_mult:		3;
157ad71d45eSYann Gautier 	unsigned int		vdd_w_curr_max:		3;
158ad71d45eSYann Gautier 	unsigned int		vdd_w_curr_min:		3;
159ad71d45eSYann Gautier 	unsigned int		vdd_r_curr_max:		3;
160ad71d45eSYann Gautier 	unsigned int		vdd_r_curr_min:		3;
161ad71d45eSYann Gautier 	unsigned int		c_size_low:		2;
162ad71d45eSYann Gautier 
163ad71d45eSYann Gautier 	unsigned int		c_size_high:		10;
164ad71d45eSYann Gautier 	unsigned int		reserved_2:		2;
165ad71d45eSYann Gautier 	unsigned int		dsr_imp:		1;
166ad71d45eSYann Gautier 	unsigned int		read_blk_misalign:	1;
167ad71d45eSYann Gautier 	unsigned int		write_blk_misalign:	1;
168ad71d45eSYann Gautier 	unsigned int		read_bl_partial:	1;
169ad71d45eSYann Gautier 	unsigned int		read_bl_len:		4;
170ad71d45eSYann Gautier 	unsigned int		ccc:			12;
171ad71d45eSYann Gautier 
172ad71d45eSYann Gautier 	unsigned int		tran_speed:		8;
173ad71d45eSYann Gautier 	unsigned int		nsac:			8;
174ad71d45eSYann Gautier 	unsigned int		taac:			8;
175ad71d45eSYann Gautier 	unsigned int		reserved_3:		2;
176ad71d45eSYann Gautier 	unsigned int		spec_vers:		4;
177ad71d45eSYann Gautier 	unsigned int		csd_structure:		2;
178ad71d45eSYann Gautier };
179ad71d45eSYann Gautier 
180ad71d45eSYann Gautier struct mmc_csd_sd_v2 {
181ad71d45eSYann Gautier 	unsigned int		not_used:		1;
182ad71d45eSYann Gautier 	unsigned int		crc:			7;
183ad71d45eSYann Gautier 	unsigned int		reserved_1:		2;
184ad71d45eSYann Gautier 	unsigned int		file_format:		2;
185ad71d45eSYann Gautier 	unsigned int		tmp_write_protect:	1;
186ad71d45eSYann Gautier 	unsigned int		perm_write_protect:	1;
187ad71d45eSYann Gautier 	unsigned int		copy:			1;
188ad71d45eSYann Gautier 	unsigned int		file_format_grp:	1;
189ad71d45eSYann Gautier 
190ad71d45eSYann Gautier 	unsigned int		reserved_2:		5;
191ad71d45eSYann Gautier 	unsigned int		write_bl_partial:	1;
192ad71d45eSYann Gautier 	unsigned int		write_bl_len:		4;
193ad71d45eSYann Gautier 	unsigned int		r2w_factor:		3;
194ad71d45eSYann Gautier 	unsigned int		reserved_3:		2;
195ad71d45eSYann Gautier 	unsigned int		wp_grp_enable:		1;
196ad71d45eSYann Gautier 
197ad71d45eSYann Gautier 	unsigned int		wp_grp_size:		7;
198ad71d45eSYann Gautier 	unsigned int		sector_size:		7;
199ad71d45eSYann Gautier 	unsigned int		erase_block_en:		1;
200ad71d45eSYann Gautier 	unsigned int		reserved_4:		1;
201ad71d45eSYann Gautier 	unsigned int		c_size_low:		16;
202ad71d45eSYann Gautier 
203ad71d45eSYann Gautier 	unsigned int		c_size_high:		6;
204ad71d45eSYann Gautier 	unsigned int		reserved_5:		6;
205ad71d45eSYann Gautier 	unsigned int		dsr_imp:		1;
206ad71d45eSYann Gautier 	unsigned int		read_blk_misalign:	1;
207ad71d45eSYann Gautier 	unsigned int		write_blk_misalign:	1;
208ad71d45eSYann Gautier 	unsigned int		read_bl_partial:	1;
209ad71d45eSYann Gautier 	unsigned int		read_bl_len:		4;
210ad71d45eSYann Gautier 	unsigned int		ccc:			12;
211ad71d45eSYann Gautier 
212ad71d45eSYann Gautier 	unsigned int		tran_speed:		8;
213ad71d45eSYann Gautier 	unsigned int		nsac:			8;
214ad71d45eSYann Gautier 	unsigned int		taac:			8;
215ad71d45eSYann Gautier 	unsigned int		reserved_6:		6;
216ad71d45eSYann Gautier 	unsigned int		csd_structure:		2;
217ad71d45eSYann Gautier };
218ad71d45eSYann Gautier 
219ad71d45eSYann Gautier enum mmc_device_type {
220ad71d45eSYann Gautier 	MMC_IS_EMMC,
221ad71d45eSYann Gautier 	MMC_IS_SD,
222ad71d45eSYann Gautier 	MMC_IS_SD_HC,
223ad71d45eSYann Gautier };
224ad71d45eSYann Gautier 
225ad71d45eSYann Gautier struct mmc_device_info {
226ad71d45eSYann Gautier 	unsigned long long	device_size;	/* Size of device in bytes */
227ad71d45eSYann Gautier 	unsigned int		block_size;	/* Block size in bytes */
228ad71d45eSYann Gautier 	unsigned int		max_bus_freq;	/* Max bus freq in Hz */
229a468e756STien Hock, Loh 	unsigned int		ocr_voltage;	/* OCR voltage */
230ad71d45eSYann Gautier 	enum mmc_device_type	mmc_dev_type;	/* Type of MMC */
231ad71d45eSYann Gautier };
232ad71d45eSYann Gautier 
233ea315a69SHaojian Zhuang size_t mmc_read_blocks(int lba, uintptr_t buf, size_t size);
234ea315a69SHaojian Zhuang size_t mmc_write_blocks(int lba, const uintptr_t buf, size_t size);
235ea315a69SHaojian Zhuang size_t mmc_erase_blocks(int lba, size_t size);
236ea315a69SHaojian Zhuang size_t mmc_rpmb_read_blocks(int lba, uintptr_t buf, size_t size);
237ea315a69SHaojian Zhuang size_t mmc_rpmb_write_blocks(int lba, const uintptr_t buf, size_t size);
238ea315a69SHaojian Zhuang size_t mmc_rpmb_erase_blocks(int lba, size_t size);
239*5014b52dSVyacheslav Yurkov size_t mmc_boot_part_read_blocks(int lba, uintptr_t buf, size_t size);
240ad71d45eSYann Gautier int mmc_init(const struct mmc_ops *ops_ptr, unsigned int clk,
241ad71d45eSYann Gautier 	     unsigned int width, unsigned int flags,
242ad71d45eSYann Gautier 	     struct mmc_device_info *device_info);
243ad71d45eSYann Gautier 
244c3cf06f1SAntonio Nino Diaz #endif /* MMC_H */
245