xref: /rk3399_ARM-atf/include/drivers/cadence/cdns_nand.h (revision ddaf02d17142187d9f17acd4900aafa598666317)
1*ddaf02d1SJit Loon Lim /*
2*ddaf02d1SJit Loon Lim  * Copyright (c) 2022-2023, Intel Corporation. All rights reserved.
3*ddaf02d1SJit Loon Lim  *
4*ddaf02d1SJit Loon Lim  * SPDX-License-Identifier: BSD-3-Clause
5*ddaf02d1SJit Loon Lim  */
6*ddaf02d1SJit Loon Lim 
7*ddaf02d1SJit Loon Lim #ifndef CDN_NAND_H
8*ddaf02d1SJit Loon Lim #define CDN_NAND_H
9*ddaf02d1SJit Loon Lim 
10*ddaf02d1SJit Loon Lim #include <drivers/cadence/cdns_combo_phy.h>
11*ddaf02d1SJit Loon Lim 
12*ddaf02d1SJit Loon Lim /* NAND flash device information */
13*ddaf02d1SJit Loon Lim typedef struct cnf_dev_info {
14*ddaf02d1SJit Loon Lim 	uint8_t type;
15*ddaf02d1SJit Loon Lim 	uint8_t nluns;
16*ddaf02d1SJit Loon Lim 	uint8_t sector_cnt;
17*ddaf02d1SJit Loon Lim 	uint16_t npages_per_block;
18*ddaf02d1SJit Loon Lim 	uint16_t sector_size;
19*ddaf02d1SJit Loon Lim 	uint16_t last_sector_size;
20*ddaf02d1SJit Loon Lim 	uint16_t page_size;
21*ddaf02d1SJit Loon Lim 	uint16_t spare_size;
22*ddaf02d1SJit Loon Lim 	uint32_t nblocks_per_lun;
23*ddaf02d1SJit Loon Lim 	uint32_t block_size;
24*ddaf02d1SJit Loon Lim 	unsigned long long total_size;
25*ddaf02d1SJit Loon Lim } cnf_dev_info_t;
26*ddaf02d1SJit Loon Lim 
27*ddaf02d1SJit Loon Lim /* Shared Macros */
28*ddaf02d1SJit Loon Lim 
29*ddaf02d1SJit Loon Lim /* Default values */
30*ddaf02d1SJit Loon Lim #define CNF_DEF_VOL_ID					0
31*ddaf02d1SJit Loon Lim #define CNF_DEF_DEVICE					0
32*ddaf02d1SJit Loon Lim #define CNF_DEF_TRD					0
33*ddaf02d1SJit Loon Lim #define CNF_READ_SINGLE_PAGE				1
34*ddaf02d1SJit Loon Lim #define CNF_DEF_DELAY_US				500
35*ddaf02d1SJit Loon Lim #define CNF_READ_INT_DELAY_US				10
36*ddaf02d1SJit Loon Lim 
37*ddaf02d1SJit Loon Lim /* Work modes */
38*ddaf02d1SJit Loon Lim #define CNF_WORK_MODE_CDMA				0
39*ddaf02d1SJit Loon Lim #define CNF_WORK_MODE_PIO				1
40*ddaf02d1SJit Loon Lim 
41*ddaf02d1SJit Loon Lim /* Command types */
42*ddaf02d1SJit Loon Lim #define CNF_CT_SET_FEATURE				0x0100
43*ddaf02d1SJit Loon Lim #define CNF_CT_RESET_ASYNC				0x1100
44*ddaf02d1SJit Loon Lim #define CNF_CT_RESET_SYNC				0x1101
45*ddaf02d1SJit Loon Lim #define CNF_CT_RESET_LUN				0x1102
46*ddaf02d1SJit Loon Lim #define CNF_CT_ERASE					0x1000
47*ddaf02d1SJit Loon Lim #define CNF_CT_PAGE_PROGRAM				0x2100
48*ddaf02d1SJit Loon Lim #define CNF_CT_PAGE_READ				0x2200
49*ddaf02d1SJit Loon Lim 
50*ddaf02d1SJit Loon Lim /* Interrupts enable or disable */
51*ddaf02d1SJit Loon Lim #define CNF_INT_EN					1
52*ddaf02d1SJit Loon Lim #define CNF_INT_DIS					0
53*ddaf02d1SJit Loon Lim 
54*ddaf02d1SJit Loon Lim /* Device types */
55*ddaf02d1SJit Loon Lim #define CNF_DT_UNKNOWN					0x00
56*ddaf02d1SJit Loon Lim #define CNF_DT_ONFI					0x01
57*ddaf02d1SJit Loon Lim #define CNF_DT_JEDEC					0x02
58*ddaf02d1SJit Loon Lim #define CNF_DT_LEGACY					0x03
59*ddaf02d1SJit Loon Lim 
60*ddaf02d1SJit Loon Lim /* Command and status registers */
61*ddaf02d1SJit Loon Lim #define CNF_CMDREG_REG_BASE				SOCFPGA_NAND_REG_BASE
62*ddaf02d1SJit Loon Lim 
63*ddaf02d1SJit Loon Lim /* DMA maximum burst size 0-127*/
64*ddaf02d1SJit Loon Lim #define CNF_DMA_BURST_SIZE_MAX				127
65*ddaf02d1SJit Loon Lim 
66*ddaf02d1SJit Loon Lim /* DMA settings register field offsets */
67*ddaf02d1SJit Loon Lim #define CNF_DMA_SETTINGS_BURST				0
68*ddaf02d1SJit Loon Lim #define CNF_DMA_SETTINGS_OTE				16
69*ddaf02d1SJit Loon Lim #define CNF_DMA_SETTINGS_SDMA_ERR			17
70*ddaf02d1SJit Loon Lim 
71*ddaf02d1SJit Loon Lim #define CNF_DMA_MASTER_SEL				1
72*ddaf02d1SJit Loon Lim #define CNF_DMA_SLAVE_SEL				0
73*ddaf02d1SJit Loon Lim 
74*ddaf02d1SJit Loon Lim /* DMA FIFO trigger level register field offsets */
75*ddaf02d1SJit Loon Lim #define CNF_FIFO_TLEVEL_POS				0
76*ddaf02d1SJit Loon Lim #define CNF_FIFO_TLEVEL_DMA_SIZE			16
77*ddaf02d1SJit Loon Lim #define CNF_DMA_PREFETCH_SIZE				(1024 / 8)
78*ddaf02d1SJit Loon Lim 
79*ddaf02d1SJit Loon Lim #define CNF_GET_CTRL_BUSY(x)				(x & (1 << 8))
80*ddaf02d1SJit Loon Lim #define CNF_GET_INIT_COMP(x)				(x & (1 << 9))
81*ddaf02d1SJit Loon Lim 
82*ddaf02d1SJit Loon Lim /* Command register0 field offsets */
83*ddaf02d1SJit Loon Lim #define CNF_CMDREG0_CT					30
84*ddaf02d1SJit Loon Lim #define CNF_CMDREG0_TRD					24
85*ddaf02d1SJit Loon Lim #define CNF_CMDREG0_INTR				20
86*ddaf02d1SJit Loon Lim #define CNF_CMDREG0_DMA					21
87*ddaf02d1SJit Loon Lim #define CNF_CMDREG0_VOL					16
88*ddaf02d1SJit Loon Lim #define CNF_CMDREG0_CMD					0
89*ddaf02d1SJit Loon Lim #define CNF_CMDREG4_MEM					24
90*ddaf02d1SJit Loon Lim 
91*ddaf02d1SJit Loon Lim /* Command status register field offsets */
92*ddaf02d1SJit Loon Lim #define CNF_ECMD					BIT(0)
93*ddaf02d1SJit Loon Lim #define CNF_EECC					BIT(1)
94*ddaf02d1SJit Loon Lim #define CNF_EMAX					BIT(2)
95*ddaf02d1SJit Loon Lim #define CNF_EDEV					BIT(12)
96*ddaf02d1SJit Loon Lim #define CNF_EDQS					BIT(13)
97*ddaf02d1SJit Loon Lim #define CNF_EFAIL					BIT(14)
98*ddaf02d1SJit Loon Lim #define CNF_CMPLT					BIT(15)
99*ddaf02d1SJit Loon Lim #define CNF_EBUS					BIT(16)
100*ddaf02d1SJit Loon Lim #define CNF_EDI						BIT(17)
101*ddaf02d1SJit Loon Lim #define CNF_EPAR					BIT(18)
102*ddaf02d1SJit Loon Lim #define CNF_ECTX					BIT(19)
103*ddaf02d1SJit Loon Lim #define CNF_EPRO					BIT(20)
104*ddaf02d1SJit Loon Lim #define CNF_EIDX					BIT(24)
105*ddaf02d1SJit Loon Lim 
106*ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_REG0				0x00
107*ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_REG1				0x04
108*ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_REG2				0x08
109*ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_REG3				0x0C
110*ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_STAT_PTR				0x10
111*ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_STAT				0x14
112*ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_REG4				0x20
113*ddaf02d1SJit Loon Lim #define CNF_CMDREG_CTRL_STATUS				0x118
114*ddaf02d1SJit Loon Lim #define CNF_CMDREG_TRD_STATUS				0x120
115*ddaf02d1SJit Loon Lim 
116*ddaf02d1SJit Loon Lim #define CNF_CMDREG(_reg)				(CNF_CMDREG_REG_BASE \
117*ddaf02d1SJit Loon Lim 							+ (CNF_CMDREG_##_reg))
118*ddaf02d1SJit Loon Lim 
119*ddaf02d1SJit Loon Lim /* Controller configuration registers */
120*ddaf02d1SJit Loon Lim #define CNF_LSB16_MASK					0xFFFF
121*ddaf02d1SJit Loon Lim #define CNF_GET_NPAGES_PER_BLOCK(x)			(x & CNF_LSB16_MASK)
122*ddaf02d1SJit Loon Lim 
123*ddaf02d1SJit Loon Lim #define CNF_GET_SCTR_SIZE(x)				(x & CNF_LSB16_MASK)
124*ddaf02d1SJit Loon Lim #define CNF_GET_LAST_SCTR_SIZE(x)			((x >> 16) & CNF_LSB16_MASK)
125*ddaf02d1SJit Loon Lim 
126*ddaf02d1SJit Loon Lim #define CNF_GET_PAGE_SIZE(x)				(x & CNF_LSB16_MASK)
127*ddaf02d1SJit Loon Lim #define CNF_GET_SPARE_SIZE(x)				((x >> 16) & CNF_LSB16_MASK)
128*ddaf02d1SJit Loon Lim 
129*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_REG_BASE				0x10B80400
130*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_TRANS_CFG0				0x00
131*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_TRANS_CFG1				0x04
132*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_LONG_POLL				0x08
133*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_SHORT_POLL				0x0C
134*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_DEV_STAT				0x10
135*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_DEV_LAYOUT				0x24
136*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_ECC_CFG0				0x28
137*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_ECC_CFG1				0x2C
138*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_MULTIPLANE_CFG			0x34
139*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_CACHE_CFG				0x38
140*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_DMA_SETTINGS			0x3C
141*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_FIFO_TLEVEL				0x54
142*ddaf02d1SJit Loon Lim 
143*ddaf02d1SJit Loon Lim #define CNF_CTRLCFG(_reg)				(CNF_CTRLCFG_REG_BASE \
144*ddaf02d1SJit Loon Lim 							+ (CNF_CTRLCFG_##_reg))
145*ddaf02d1SJit Loon Lim 
146*ddaf02d1SJit Loon Lim /* Data integrity registers */
147*ddaf02d1SJit Loon Lim #define CNF_DI_PAR_EN					0
148*ddaf02d1SJit Loon Lim #define CNF_DI_CRC_EN					1
149*ddaf02d1SJit Loon Lim 
150*ddaf02d1SJit Loon Lim #define CNF_DI_REG_BASE					0x10B80700
151*ddaf02d1SJit Loon Lim #define CNF_DI_CONTROL					0x00
152*ddaf02d1SJit Loon Lim #define CNF_DI_INJECT0					0x04
153*ddaf02d1SJit Loon Lim #define CNF_DI_INJECT1					0x08
154*ddaf02d1SJit Loon Lim #define CNF_DI_ERR_REG_ADDR				0x0C
155*ddaf02d1SJit Loon Lim #define CNF_DI_INJECT2					0x10
156*ddaf02d1SJit Loon Lim 
157*ddaf02d1SJit Loon Lim #define CNF_DI(_reg)					(CNF_DI_REG_BASE \
158*ddaf02d1SJit Loon Lim 							+ (CNF_DI_##_reg))
159*ddaf02d1SJit Loon Lim 
160*ddaf02d1SJit Loon Lim /* Controller parameter registers */
161*ddaf02d1SJit Loon Lim #define CNF_NTHREADS_MASK				0x07
162*ddaf02d1SJit Loon Lim #define CNF_GET_NLUNS(x)				(x & 0xFF)
163*ddaf02d1SJit Loon Lim #define CNF_GET_DEV_TYPE(x)				((x >> 30) & 0x03)
164*ddaf02d1SJit Loon Lim #define CNF_GET_NTHREADS(x)				(1 << (x & CNF_NTHREADS_MASK))
165*ddaf02d1SJit Loon Lim 
166*ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_REG_BASE				0x10B80800
167*ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_VERSION				0x00
168*ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_FEATURE				0x04
169*ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_MFR_ID				0x08
170*ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_DEV_AREA				0x0C
171*ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_DEV_PARAMS0			0x10
172*ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_DEV_PARAMS1			0x14
173*ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_DEV_FEATUERS			0x18
174*ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_DEV_BLOCKS_PLUN			0x1C
175*ddaf02d1SJit Loon Lim 
176*ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM(_reg)				(CNF_CTRLPARAM_REG_BASE \
177*ddaf02d1SJit Loon Lim 							+ (CNF_CTRLPARAM_##_reg))
178*ddaf02d1SJit Loon Lim 
179*ddaf02d1SJit Loon Lim /* Protection mechanism registers */
180*ddaf02d1SJit Loon Lim #define CNF_PROT_REG_BASE				0x10B80900
181*ddaf02d1SJit Loon Lim #define CNF_PROT_CTRL0					0x00
182*ddaf02d1SJit Loon Lim #define CNF_PROT_DOWN0					0x04
183*ddaf02d1SJit Loon Lim #define CNF_PROT_UP0					0x08
184*ddaf02d1SJit Loon Lim #define CNF_PROT_CTRL1					0x10
185*ddaf02d1SJit Loon Lim #define CNF_PROT_DOWN1					0x14
186*ddaf02d1SJit Loon Lim #define CNF_PROT_UP1					0x18
187*ddaf02d1SJit Loon Lim 
188*ddaf02d1SJit Loon Lim #define CNF_PROT(_reg)					(CNF_PROT_REG_BASE \
189*ddaf02d1SJit Loon Lim 							+ (CNF_PROT_##_reg))
190*ddaf02d1SJit Loon Lim 
191*ddaf02d1SJit Loon Lim /* Mini controller registers */
192*ddaf02d1SJit Loon Lim #define CNF_MINICTRL_REG_BASE				0x10B81000
193*ddaf02d1SJit Loon Lim 
194*ddaf02d1SJit Loon Lim /* Operation work modes */
195*ddaf02d1SJit Loon Lim #define CNF_OPR_WORK_MODE_SDR				0
196*ddaf02d1SJit Loon Lim #define CNF_OPR_WORK_MODE_NVDDR				1
197*ddaf02d1SJit Loon Lim #define CNF_OPR_WORK_MODE_TOGGLE_NVDDR2_3		2
198*ddaf02d1SJit Loon Lim #define CNF_OPR_WORK_MODE_RES				3
199*ddaf02d1SJit Loon Lim 
200*ddaf02d1SJit Loon Lim /* Mini controller common settings register field offsets */
201*ddaf02d1SJit Loon Lim #define CNF_CMN_SETTINGS_WR_WUP				20
202*ddaf02d1SJit Loon Lim #define CNF_CMN_SETTINGS_RD_WUP				16
203*ddaf02d1SJit Loon Lim #define CNF_CMN_SETTINGS_DEV16				8
204*ddaf02d1SJit Loon Lim #define CNF_CMN_SETTINGS_OPR				0
205*ddaf02d1SJit Loon Lim 
206*ddaf02d1SJit Loon Lim /* Async mode register field offsets */
207*ddaf02d1SJit Loon Lim #define CNF_ASYNC_TIMINGS_TRH				24
208*ddaf02d1SJit Loon Lim #define CNF_ASYNC_TIMINGS_TRP				16
209*ddaf02d1SJit Loon Lim #define CNF_ASYNC_TIMINGS_TWH				8
210*ddaf02d1SJit Loon Lim #define CNF_ASYNC_TIMINGS_TWP				0
211*ddaf02d1SJit Loon Lim 
212*ddaf02d1SJit Loon Lim /* Mini controller DLL PHY controller register field offsets */
213*ddaf02d1SJit Loon Lim #define CNF_DLL_PHY_RST_N				24
214*ddaf02d1SJit Loon Lim #define CNF_DLL_PHY_EXT_WR_MODE				17
215*ddaf02d1SJit Loon Lim #define CNF_DLL_PHY_EXT_RD_MODE				16
216*ddaf02d1SJit Loon Lim 
217*ddaf02d1SJit Loon Lim #define CNF_MINICTRL_WP_SETTINGS			0x00
218*ddaf02d1SJit Loon Lim #define CNF_MINICTRL_RBN_SETTINGS			0x04
219*ddaf02d1SJit Loon Lim #define CNF_MINICTRL_CMN_SETTINGS			0x08
220*ddaf02d1SJit Loon Lim #define CNF_MINICTRL_SKIP_BYTES_CFG			0x0C
221*ddaf02d1SJit Loon Lim #define CNF_MINICTRL_SKIP_BYTES_OFFSET			0x10
222*ddaf02d1SJit Loon Lim #define CNF_MINICTRL_TOGGLE_TIMINGS0			0x14
223*ddaf02d1SJit Loon Lim #define CNF_MINICTRL_TOGGLE_TIMINGS1			0x18
224*ddaf02d1SJit Loon Lim #define CNF_MINICTRL_ASYNC_TOGGLE_TIMINGS		0x1C
225*ddaf02d1SJit Loon Lim #define CNF_MINICTRL_SYNC_TIMINGS			0x20
226*ddaf02d1SJit Loon Lim #define CNF_MINICTRL_DLL_PHY_CTRL			0x34
227*ddaf02d1SJit Loon Lim 
228*ddaf02d1SJit Loon Lim #define CNF_MINICTRL(_reg)				(CNF_MINICTRL_REG_BASE \
229*ddaf02d1SJit Loon Lim 							+ (CNF_MINICTRL_##_reg))
230*ddaf02d1SJit Loon Lim 
231*ddaf02d1SJit Loon Lim /*
232*ddaf02d1SJit Loon Lim  * @brief Nand IO MTD initialization routine
233*ddaf02d1SJit Loon Lim  *
234*ddaf02d1SJit Loon Lim  * @total_size: [out] Total size of the NAND flash device
235*ddaf02d1SJit Loon Lim  * @erase_size: [out] Minimum erase size of the NAND flash device
236*ddaf02d1SJit Loon Lim  * Return: 0 on success, a negative errno on failure
237*ddaf02d1SJit Loon Lim  */
238*ddaf02d1SJit Loon Lim int cdns_nand_init_mtd(unsigned long long *total_size,
239*ddaf02d1SJit Loon Lim 						unsigned int *erase_size);
240*ddaf02d1SJit Loon Lim 
241*ddaf02d1SJit Loon Lim /*
242*ddaf02d1SJit Loon Lim  * @brief Read bytes from the NAND flash device
243*ddaf02d1SJit Loon Lim  *
244*ddaf02d1SJit Loon Lim  * @offset: Byte offset to read from in device
245*ddaf02d1SJit Loon Lim  * @buffer: [out] Bytes read from device
246*ddaf02d1SJit Loon Lim  * @length: Number of bytes to read
247*ddaf02d1SJit Loon Lim  * @out_length: [out] Number of bytes read from device
248*ddaf02d1SJit Loon Lim  * Return: 0 on success, a negative errno on failure
249*ddaf02d1SJit Loon Lim  */
250*ddaf02d1SJit Loon Lim int cdns_nand_read(unsigned int offset, uintptr_t buffer,
251*ddaf02d1SJit Loon Lim 					size_t length, size_t *out_length);
252*ddaf02d1SJit Loon Lim 
253*ddaf02d1SJit Loon Lim /* NAND Flash Controller/Host initialization */
254*ddaf02d1SJit Loon Lim int cdns_nand_host_init(void);
255*ddaf02d1SJit Loon Lim 
256*ddaf02d1SJit Loon Lim #endif
257