1ddaf02d1SJit Loon Lim /* 2ddaf02d1SJit Loon Lim * Copyright (c) 2022-2023, Intel Corporation. All rights reserved. 3ddaf02d1SJit Loon Lim * 4ddaf02d1SJit Loon Lim * SPDX-License-Identifier: BSD-3-Clause 5ddaf02d1SJit Loon Lim */ 6ddaf02d1SJit Loon Lim 7ddaf02d1SJit Loon Lim #ifndef CDN_NAND_H 8ddaf02d1SJit Loon Lim #define CDN_NAND_H 9ddaf02d1SJit Loon Lim 10ddaf02d1SJit Loon Lim #include <drivers/cadence/cdns_combo_phy.h> 11ddaf02d1SJit Loon Lim 12ddaf02d1SJit Loon Lim /* NAND flash device information */ 13ddaf02d1SJit Loon Lim typedef struct cnf_dev_info { 14ddaf02d1SJit Loon Lim uint8_t type; 15ddaf02d1SJit Loon Lim uint8_t nluns; 16ddaf02d1SJit Loon Lim uint8_t sector_cnt; 17ddaf02d1SJit Loon Lim uint16_t npages_per_block; 18ddaf02d1SJit Loon Lim uint16_t sector_size; 19ddaf02d1SJit Loon Lim uint16_t last_sector_size; 20ddaf02d1SJit Loon Lim uint16_t page_size; 21ddaf02d1SJit Loon Lim uint16_t spare_size; 22ddaf02d1SJit Loon Lim uint32_t nblocks_per_lun; 23ddaf02d1SJit Loon Lim uint32_t block_size; 24ddaf02d1SJit Loon Lim unsigned long long total_size; 25ddaf02d1SJit Loon Lim } cnf_dev_info_t; 26ddaf02d1SJit Loon Lim 27ddaf02d1SJit Loon Lim /* Shared Macros */ 28ddaf02d1SJit Loon Lim 29ddaf02d1SJit Loon Lim /* Default values */ 30ddaf02d1SJit Loon Lim #define CNF_DEF_VOL_ID 0 31ddaf02d1SJit Loon Lim #define CNF_DEF_DEVICE 0 32ddaf02d1SJit Loon Lim #define CNF_DEF_TRD 0 33ddaf02d1SJit Loon Lim #define CNF_READ_SINGLE_PAGE 1 34ddaf02d1SJit Loon Lim #define CNF_DEF_DELAY_US 500 35ddaf02d1SJit Loon Lim #define CNF_READ_INT_DELAY_US 10 36ddaf02d1SJit Loon Lim 37ddaf02d1SJit Loon Lim /* Work modes */ 38ddaf02d1SJit Loon Lim #define CNF_WORK_MODE_CDMA 0 39ddaf02d1SJit Loon Lim #define CNF_WORK_MODE_PIO 1 40ddaf02d1SJit Loon Lim 41ddaf02d1SJit Loon Lim /* Command types */ 42ddaf02d1SJit Loon Lim #define CNF_CT_SET_FEATURE 0x0100 43ddaf02d1SJit Loon Lim #define CNF_CT_RESET_ASYNC 0x1100 44ddaf02d1SJit Loon Lim #define CNF_CT_RESET_SYNC 0x1101 45ddaf02d1SJit Loon Lim #define CNF_CT_RESET_LUN 0x1102 46ddaf02d1SJit Loon Lim #define CNF_CT_ERASE 0x1000 47ddaf02d1SJit Loon Lim #define CNF_CT_PAGE_PROGRAM 0x2100 48ddaf02d1SJit Loon Lim #define CNF_CT_PAGE_READ 0x2200 49ddaf02d1SJit Loon Lim 50ddaf02d1SJit Loon Lim /* Interrupts enable or disable */ 51ddaf02d1SJit Loon Lim #define CNF_INT_EN 1 52ddaf02d1SJit Loon Lim #define CNF_INT_DIS 0 53ddaf02d1SJit Loon Lim 54ddaf02d1SJit Loon Lim /* Device types */ 55ddaf02d1SJit Loon Lim #define CNF_DT_UNKNOWN 0x00 56ddaf02d1SJit Loon Lim #define CNF_DT_ONFI 0x01 57ddaf02d1SJit Loon Lim #define CNF_DT_JEDEC 0x02 58ddaf02d1SJit Loon Lim #define CNF_DT_LEGACY 0x03 59ddaf02d1SJit Loon Lim 60ddaf02d1SJit Loon Lim /* Command and status registers */ 61ddaf02d1SJit Loon Lim #define CNF_CMDREG_REG_BASE SOCFPGA_NAND_REG_BASE 62ddaf02d1SJit Loon Lim 63ddaf02d1SJit Loon Lim /* DMA maximum burst size 0-127*/ 64ddaf02d1SJit Loon Lim #define CNF_DMA_BURST_SIZE_MAX 127 65ddaf02d1SJit Loon Lim 66ddaf02d1SJit Loon Lim /* DMA settings register field offsets */ 67ddaf02d1SJit Loon Lim #define CNF_DMA_SETTINGS_BURST 0 68ddaf02d1SJit Loon Lim #define CNF_DMA_SETTINGS_OTE 16 69ddaf02d1SJit Loon Lim #define CNF_DMA_SETTINGS_SDMA_ERR 17 70ddaf02d1SJit Loon Lim 71ddaf02d1SJit Loon Lim #define CNF_DMA_MASTER_SEL 1 72ddaf02d1SJit Loon Lim #define CNF_DMA_SLAVE_SEL 0 73ddaf02d1SJit Loon Lim 74ddaf02d1SJit Loon Lim /* DMA FIFO trigger level register field offsets */ 75ddaf02d1SJit Loon Lim #define CNF_FIFO_TLEVEL_POS 0 76ddaf02d1SJit Loon Lim #define CNF_FIFO_TLEVEL_DMA_SIZE 16 77ddaf02d1SJit Loon Lim #define CNF_DMA_PREFETCH_SIZE (1024 / 8) 78ddaf02d1SJit Loon Lim 79ddaf02d1SJit Loon Lim #define CNF_GET_CTRL_BUSY(x) (x & (1 << 8)) 80ddaf02d1SJit Loon Lim #define CNF_GET_INIT_COMP(x) (x & (1 << 9)) 81ddaf02d1SJit Loon Lim 82ddaf02d1SJit Loon Lim /* Command register0 field offsets */ 83ddaf02d1SJit Loon Lim #define CNF_CMDREG0_CT 30 84ddaf02d1SJit Loon Lim #define CNF_CMDREG0_TRD 24 85ddaf02d1SJit Loon Lim #define CNF_CMDREG0_INTR 20 86ddaf02d1SJit Loon Lim #define CNF_CMDREG0_DMA 21 87ddaf02d1SJit Loon Lim #define CNF_CMDREG0_VOL 16 88ddaf02d1SJit Loon Lim #define CNF_CMDREG0_CMD 0 89ddaf02d1SJit Loon Lim #define CNF_CMDREG4_MEM 24 90ddaf02d1SJit Loon Lim 91ddaf02d1SJit Loon Lim /* Command status register field offsets */ 92ddaf02d1SJit Loon Lim #define CNF_ECMD BIT(0) 93ddaf02d1SJit Loon Lim #define CNF_EECC BIT(1) 94ddaf02d1SJit Loon Lim #define CNF_EMAX BIT(2) 95ddaf02d1SJit Loon Lim #define CNF_EDEV BIT(12) 96ddaf02d1SJit Loon Lim #define CNF_EDQS BIT(13) 97ddaf02d1SJit Loon Lim #define CNF_EFAIL BIT(14) 98ddaf02d1SJit Loon Lim #define CNF_CMPLT BIT(15) 99ddaf02d1SJit Loon Lim #define CNF_EBUS BIT(16) 100ddaf02d1SJit Loon Lim #define CNF_EDI BIT(17) 101ddaf02d1SJit Loon Lim #define CNF_EPAR BIT(18) 102ddaf02d1SJit Loon Lim #define CNF_ECTX BIT(19) 103ddaf02d1SJit Loon Lim #define CNF_EPRO BIT(20) 104ddaf02d1SJit Loon Lim #define CNF_EIDX BIT(24) 105ddaf02d1SJit Loon Lim 106ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_REG0 0x00 107ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_REG1 0x04 108ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_REG2 0x08 109ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_REG3 0x0C 110ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_STAT_PTR 0x10 111ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_STAT 0x14 112ddaf02d1SJit Loon Lim #define CNF_CMDREG_CMD_REG4 0x20 113ddaf02d1SJit Loon Lim #define CNF_CMDREG_CTRL_STATUS 0x118 114ddaf02d1SJit Loon Lim #define CNF_CMDREG_TRD_STATUS 0x120 115ddaf02d1SJit Loon Lim 116ddaf02d1SJit Loon Lim #define CNF_CMDREG(_reg) (CNF_CMDREG_REG_BASE \ 117ddaf02d1SJit Loon Lim + (CNF_CMDREG_##_reg)) 118ddaf02d1SJit Loon Lim 119ddaf02d1SJit Loon Lim /* Controller configuration registers */ 120ddaf02d1SJit Loon Lim #define CNF_LSB16_MASK 0xFFFF 121ddaf02d1SJit Loon Lim #define CNF_GET_NPAGES_PER_BLOCK(x) (x & CNF_LSB16_MASK) 122ddaf02d1SJit Loon Lim 123ddaf02d1SJit Loon Lim #define CNF_GET_SCTR_SIZE(x) (x & CNF_LSB16_MASK) 124ddaf02d1SJit Loon Lim #define CNF_GET_LAST_SCTR_SIZE(x) ((x >> 16) & CNF_LSB16_MASK) 125ddaf02d1SJit Loon Lim 126ddaf02d1SJit Loon Lim #define CNF_GET_PAGE_SIZE(x) (x & CNF_LSB16_MASK) 127ddaf02d1SJit Loon Lim #define CNF_GET_SPARE_SIZE(x) ((x >> 16) & CNF_LSB16_MASK) 128ddaf02d1SJit Loon Lim 129ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_REG_BASE 0x10B80400 130ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_TRANS_CFG0 0x00 131ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_TRANS_CFG1 0x04 132ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_LONG_POLL 0x08 133ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_SHORT_POLL 0x0C 134ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_DEV_STAT 0x10 135ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_DEV_LAYOUT 0x24 136ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_ECC_CFG0 0x28 137ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_ECC_CFG1 0x2C 138ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_MULTIPLANE_CFG 0x34 139ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_CACHE_CFG 0x38 140ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_DMA_SETTINGS 0x3C 141ddaf02d1SJit Loon Lim #define CNF_CTRLCFG_FIFO_TLEVEL 0x54 142ddaf02d1SJit Loon Lim 143ddaf02d1SJit Loon Lim #define CNF_CTRLCFG(_reg) (CNF_CTRLCFG_REG_BASE \ 144ddaf02d1SJit Loon Lim + (CNF_CTRLCFG_##_reg)) 145ddaf02d1SJit Loon Lim 146ddaf02d1SJit Loon Lim /* Data integrity registers */ 147ddaf02d1SJit Loon Lim #define CNF_DI_PAR_EN 0 148ddaf02d1SJit Loon Lim #define CNF_DI_CRC_EN 1 149ddaf02d1SJit Loon Lim 150ddaf02d1SJit Loon Lim #define CNF_DI_REG_BASE 0x10B80700 151ddaf02d1SJit Loon Lim #define CNF_DI_CONTROL 0x00 152ddaf02d1SJit Loon Lim #define CNF_DI_INJECT0 0x04 153ddaf02d1SJit Loon Lim #define CNF_DI_INJECT1 0x08 154ddaf02d1SJit Loon Lim #define CNF_DI_ERR_REG_ADDR 0x0C 155ddaf02d1SJit Loon Lim #define CNF_DI_INJECT2 0x10 156ddaf02d1SJit Loon Lim 157ddaf02d1SJit Loon Lim #define CNF_DI(_reg) (CNF_DI_REG_BASE \ 158ddaf02d1SJit Loon Lim + (CNF_DI_##_reg)) 159ddaf02d1SJit Loon Lim 160ddaf02d1SJit Loon Lim /* Controller parameter registers */ 161ddaf02d1SJit Loon Lim #define CNF_NTHREADS_MASK 0x07 162ddaf02d1SJit Loon Lim #define CNF_GET_NLUNS(x) (x & 0xFF) 163ddaf02d1SJit Loon Lim #define CNF_GET_DEV_TYPE(x) ((x >> 30) & 0x03) 164ddaf02d1SJit Loon Lim #define CNF_GET_NTHREADS(x) (1 << (x & CNF_NTHREADS_MASK)) 165ddaf02d1SJit Loon Lim 166ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_REG_BASE 0x10B80800 167ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_VERSION 0x00 168ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_FEATURE 0x04 169ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_MFR_ID 0x08 170ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_DEV_AREA 0x0C 171ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_DEV_PARAMS0 0x10 172ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_DEV_PARAMS1 0x14 173ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_DEV_FEATUERS 0x18 174ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM_DEV_BLOCKS_PLUN 0x1C 175ddaf02d1SJit Loon Lim 176ddaf02d1SJit Loon Lim #define CNF_CTRLPARAM(_reg) (CNF_CTRLPARAM_REG_BASE \ 177ddaf02d1SJit Loon Lim + (CNF_CTRLPARAM_##_reg)) 178ddaf02d1SJit Loon Lim 179ddaf02d1SJit Loon Lim /* Protection mechanism registers */ 180ddaf02d1SJit Loon Lim #define CNF_PROT_REG_BASE 0x10B80900 181ddaf02d1SJit Loon Lim #define CNF_PROT_CTRL0 0x00 182ddaf02d1SJit Loon Lim #define CNF_PROT_DOWN0 0x04 183ddaf02d1SJit Loon Lim #define CNF_PROT_UP0 0x08 184ddaf02d1SJit Loon Lim #define CNF_PROT_CTRL1 0x10 185ddaf02d1SJit Loon Lim #define CNF_PROT_DOWN1 0x14 186ddaf02d1SJit Loon Lim #define CNF_PROT_UP1 0x18 187ddaf02d1SJit Loon Lim 188ddaf02d1SJit Loon Lim #define CNF_PROT(_reg) (CNF_PROT_REG_BASE \ 189ddaf02d1SJit Loon Lim + (CNF_PROT_##_reg)) 190ddaf02d1SJit Loon Lim 191ddaf02d1SJit Loon Lim /* Mini controller registers */ 192ddaf02d1SJit Loon Lim #define CNF_MINICTRL_REG_BASE 0x10B81000 193ddaf02d1SJit Loon Lim 194ddaf02d1SJit Loon Lim /* Operation work modes */ 195ddaf02d1SJit Loon Lim #define CNF_OPR_WORK_MODE_SDR 0 196ddaf02d1SJit Loon Lim #define CNF_OPR_WORK_MODE_NVDDR 1 197ddaf02d1SJit Loon Lim #define CNF_OPR_WORK_MODE_TOGGLE_NVDDR2_3 2 198ddaf02d1SJit Loon Lim #define CNF_OPR_WORK_MODE_RES 3 199ddaf02d1SJit Loon Lim 200ddaf02d1SJit Loon Lim /* Mini controller common settings register field offsets */ 201*a773f412SGirisha Dengi #define CNF_CMN_SETTINGS_OPR_MASK 0x00000003 202ddaf02d1SJit Loon Lim #define CNF_CMN_SETTINGS_WR_WUP 20 203ddaf02d1SJit Loon Lim #define CNF_CMN_SETTINGS_RD_WUP 16 204ddaf02d1SJit Loon Lim #define CNF_CMN_SETTINGS_DEV16 8 205ddaf02d1SJit Loon Lim #define CNF_CMN_SETTINGS_OPR 0 206ddaf02d1SJit Loon Lim 207ddaf02d1SJit Loon Lim /* Async mode register field offsets */ 208ddaf02d1SJit Loon Lim #define CNF_ASYNC_TIMINGS_TRH 24 209ddaf02d1SJit Loon Lim #define CNF_ASYNC_TIMINGS_TRP 16 210ddaf02d1SJit Loon Lim #define CNF_ASYNC_TIMINGS_TWH 8 211ddaf02d1SJit Loon Lim #define CNF_ASYNC_TIMINGS_TWP 0 212ddaf02d1SJit Loon Lim 213ddaf02d1SJit Loon Lim /* Mini controller DLL PHY controller register field offsets */ 214ddaf02d1SJit Loon Lim #define CNF_DLL_PHY_RST_N 24 215ddaf02d1SJit Loon Lim #define CNF_DLL_PHY_EXT_WR_MODE 17 216ddaf02d1SJit Loon Lim #define CNF_DLL_PHY_EXT_RD_MODE 16 217ddaf02d1SJit Loon Lim 218ddaf02d1SJit Loon Lim #define CNF_MINICTRL_WP_SETTINGS 0x00 219ddaf02d1SJit Loon Lim #define CNF_MINICTRL_RBN_SETTINGS 0x04 220ddaf02d1SJit Loon Lim #define CNF_MINICTRL_CMN_SETTINGS 0x08 221ddaf02d1SJit Loon Lim #define CNF_MINICTRL_SKIP_BYTES_CFG 0x0C 222ddaf02d1SJit Loon Lim #define CNF_MINICTRL_SKIP_BYTES_OFFSET 0x10 223ddaf02d1SJit Loon Lim #define CNF_MINICTRL_TOGGLE_TIMINGS0 0x14 224ddaf02d1SJit Loon Lim #define CNF_MINICTRL_TOGGLE_TIMINGS1 0x18 225ddaf02d1SJit Loon Lim #define CNF_MINICTRL_ASYNC_TOGGLE_TIMINGS 0x1C 226ddaf02d1SJit Loon Lim #define CNF_MINICTRL_SYNC_TIMINGS 0x20 227ddaf02d1SJit Loon Lim #define CNF_MINICTRL_DLL_PHY_CTRL 0x34 228ddaf02d1SJit Loon Lim 229ddaf02d1SJit Loon Lim #define CNF_MINICTRL(_reg) (CNF_MINICTRL_REG_BASE \ 230ddaf02d1SJit Loon Lim + (CNF_MINICTRL_##_reg)) 231ddaf02d1SJit Loon Lim 232ddaf02d1SJit Loon Lim /* 233ddaf02d1SJit Loon Lim * @brief Nand IO MTD initialization routine 234ddaf02d1SJit Loon Lim * 235ddaf02d1SJit Loon Lim * @total_size: [out] Total size of the NAND flash device 236ddaf02d1SJit Loon Lim * @erase_size: [out] Minimum erase size of the NAND flash device 237ddaf02d1SJit Loon Lim * Return: 0 on success, a negative errno on failure 238ddaf02d1SJit Loon Lim */ 239ddaf02d1SJit Loon Lim int cdns_nand_init_mtd(unsigned long long *total_size, 240ddaf02d1SJit Loon Lim unsigned int *erase_size); 241ddaf02d1SJit Loon Lim 242ddaf02d1SJit Loon Lim /* 243ddaf02d1SJit Loon Lim * @brief Read bytes from the NAND flash device 244ddaf02d1SJit Loon Lim * 245ddaf02d1SJit Loon Lim * @offset: Byte offset to read from in device 246ddaf02d1SJit Loon Lim * @buffer: [out] Bytes read from device 247ddaf02d1SJit Loon Lim * @length: Number of bytes to read 248ddaf02d1SJit Loon Lim * @out_length: [out] Number of bytes read from device 249ddaf02d1SJit Loon Lim * Return: 0 on success, a negative errno on failure 250ddaf02d1SJit Loon Lim */ 251ddaf02d1SJit Loon Lim int cdns_nand_read(unsigned int offset, uintptr_t buffer, 252ddaf02d1SJit Loon Lim size_t length, size_t *out_length); 253ddaf02d1SJit Loon Lim 254ddaf02d1SJit Loon Lim /* NAND Flash Controller/Host initialization */ 255ddaf02d1SJit Loon Lim int cdns_nand_host_init(void); 256ddaf02d1SJit Loon Lim 257ddaf02d1SJit Loon Lim #endif 258