1*f568604bSVikram Kanigiri /* 2*f568604bSVikram Kanigiri * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. 3*f568604bSVikram Kanigiri * 4*f568604bSVikram Kanigiri * Redistribution and use in source and binary forms, with or without 5*f568604bSVikram Kanigiri * modification, are permitted provided that the following conditions are met: 6*f568604bSVikram Kanigiri * 7*f568604bSVikram Kanigiri * Redistributions of source code must retain the above copyright notice, this 8*f568604bSVikram Kanigiri * list of conditions and the following disclaimer. 9*f568604bSVikram Kanigiri * 10*f568604bSVikram Kanigiri * Redistributions in binary form must reproduce the above copyright notice, 11*f568604bSVikram Kanigiri * this list of conditions and the following disclaimer in the documentation 12*f568604bSVikram Kanigiri * and/or other materials provided with the distribution. 13*f568604bSVikram Kanigiri * 14*f568604bSVikram Kanigiri * Neither the name of ARM nor the names of its contributors may be used 15*f568604bSVikram Kanigiri * to endorse or promote products derived from this software without specific 16*f568604bSVikram Kanigiri * prior written permission. 17*f568604bSVikram Kanigiri * 18*f568604bSVikram Kanigiri * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19*f568604bSVikram Kanigiri * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20*f568604bSVikram Kanigiri * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21*f568604bSVikram Kanigiri * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22*f568604bSVikram Kanigiri * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23*f568604bSVikram Kanigiri * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24*f568604bSVikram Kanigiri * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25*f568604bSVikram Kanigiri * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26*f568604bSVikram Kanigiri * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27*f568604bSVikram Kanigiri * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28*f568604bSVikram Kanigiri * POSSIBILITY OF SUCH DAMAGE. 29*f568604bSVikram Kanigiri */ 30*f568604bSVikram Kanigiri 31*f568604bSVikram Kanigiri #ifndef __TZC_DMC500_H__ 32*f568604bSVikram Kanigiri #define __TZC_DMC500_H__ 33*f568604bSVikram Kanigiri 34*f568604bSVikram Kanigiri #include <tzc_common.h> 35*f568604bSVikram Kanigiri 36*f568604bSVikram Kanigiri #define SI_STATUS_OFFSET 0x000 37*f568604bSVikram Kanigiri #define SI_STATE_CTRL_OFFSET 0x030 38*f568604bSVikram Kanigiri #define SI_FLUSH_CTRL_OFFSET 0x034 39*f568604bSVikram Kanigiri #define SI_INT_CONTROL_OFFSET 0x048 40*f568604bSVikram Kanigiri 41*f568604bSVikram Kanigiri #define SI_INT_STATUS_OFFSET 0x004 42*f568604bSVikram Kanigiri #define SI_TZ_FAIL_ADDRESS_LOW_OFFSET 0x008 43*f568604bSVikram Kanigiri #define SI_TZ_FAIL_ADDRESS_HIGH_OFFSET 0x00c 44*f568604bSVikram Kanigiri #define SI_FAIL_CONTROL_OFFSET 0x010 45*f568604bSVikram Kanigiri #define SI_FAIL_ID_OFFSET 0x014 46*f568604bSVikram Kanigiri #define SI_INT_CLR_OFFSET 0x04c 47*f568604bSVikram Kanigiri 48*f568604bSVikram Kanigiri /* 49*f568604bSVikram Kanigiri * DMC-500 has 2 system interfaces each having a similar set of regs 50*f568604bSVikram Kanigiri * to configure each interface. 51*f568604bSVikram Kanigiri */ 52*f568604bSVikram Kanigiri #define SI0_BASE 0x0000 53*f568604bSVikram Kanigiri #define SI1_BASE 0x0200 54*f568604bSVikram Kanigiri 55*f568604bSVikram Kanigiri /* Bit positions of SIx_SI_STATUS */ 56*f568604bSVikram Kanigiri #define SI_EMPTY_SHIFT 0x01 57*f568604bSVikram Kanigiri #define SI_STALL_ACK_SHIFT 0x00 58*f568604bSVikram Kanigiri #define SI_EMPTY_MASK 0x01 59*f568604bSVikram Kanigiri #define SI_STALL_ACK_MASK 0x01 60*f568604bSVikram Kanigiri 61*f568604bSVikram Kanigiri /* Bit positions of SIx_SI_INT_STATUS */ 62*f568604bSVikram Kanigiri #define PMU_REQ_INT_OVERFLOW_STATUS_SHIFT 18 63*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_OVERFLOW_STATUS_SHIFT 16 64*f568604bSVikram Kanigiri #define PMU_REQ_INT_STATUS_SHIFT 2 65*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_TZ_OVERLAP_STATUS_SHIFT 1 66*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_STATUS_SHIFT 0 67*f568604bSVikram Kanigiri #define PMU_REQ_INT_OVERFLOW_STATUS_MASK 0x1 68*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_OVERFLOW_STATUS_MASK 0x1 69*f568604bSVikram Kanigiri #define PMU_REQ_INT_STATUS_MASK 0x1 70*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_TZ_OVERLAP_STATUS_MASK 0x1 71*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_STATUS_MASK 0x1 72*f568604bSVikram Kanigiri 73*f568604bSVikram Kanigiri /* Bit positions of SIx_TZ_FAIL_CONTROL */ 74*f568604bSVikram Kanigiri #define DIRECTION_SHIFT 24 75*f568604bSVikram Kanigiri #define NON_SECURE_SHIFT 21 76*f568604bSVikram Kanigiri #define PRIVILEGED_SHIFT 20 77*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_RANK_MASKED_SHIFT 3 78*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_UNMAPPED_SHIFT 2 79*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_TZ_FAIL_SHIFT 0x1 80*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_OUTSIDE_DEFAULT_SHIFT 0 81*f568604bSVikram Kanigiri #define DIRECTION_MASK 0x1 82*f568604bSVikram Kanigiri #define NON_SECURE_MASK 0x1 83*f568604bSVikram Kanigiri #define PRIVILEGED_MASK 0x1 84*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_RANK_MASKED_MASK 0x1 85*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_UNMAPPED_MASK 0x1 86*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_TZ_FAIL_MASK 1 87*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_OUTSIDE_DEFAULT_MASK 0x1 88*f568604bSVikram Kanigiri 89*f568604bSVikram Kanigiri /* Bit positions of SIx_FAIL_STATUS */ 90*f568604bSVikram Kanigiri #define FAIL_ID_VNET_SHIFT 24 91*f568604bSVikram Kanigiri #define FAIL_ID_ID_SHIFT 0 92*f568604bSVikram Kanigiri #define FAIL_ID_VNET_MASK 0xf 93*f568604bSVikram Kanigiri #define FAIL_ID_ID_MASK 0xffffff 94*f568604bSVikram Kanigiri 95*f568604bSVikram Kanigiri /* Bit positions of SIx_SI_STATE_CONTRL */ 96*f568604bSVikram Kanigiri #define SI_STALL_REQ_GO 0x0 97*f568604bSVikram Kanigiri #define SI_STALL_REQ_STALL 0x1 98*f568604bSVikram Kanigiri 99*f568604bSVikram Kanigiri /* Bit positions of SIx_SI_FLUSH_CONTROL */ 100*f568604bSVikram Kanigiri #define SI_FLUSH_REQ_INACTIVE 0x0 101*f568604bSVikram Kanigiri #define SI_FLUSH_REQ_ACTIVE 0x1 102*f568604bSVikram Kanigiri #define SI_FLUSH_REQ_MASK 0x1 103*f568604bSVikram Kanigiri 104*f568604bSVikram Kanigiri /* Bit positions of SIx_SI_INT_CONTROL */ 105*f568604bSVikram Kanigiri #define PMU_REQ_INT_EN_SHIFT 2 106*f568604bSVikram Kanigiri #define OVERLAP_DETECT_INT_EN_SHIFT 1 107*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_EN_SHIFT 0 108*f568604bSVikram Kanigiri #define PMU_REQ_INT_EN_MASK 0x1 109*f568604bSVikram Kanigiri #define OVERLAP_DETECT_INT_EN_MASK 0x1 110*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_EN_MASK 0x1 111*f568604bSVikram Kanigiri #define PMU_REQ_INT_EN 0x1 112*f568604bSVikram Kanigiri #define OVERLAP_DETECT_INT_EN 0x1 113*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_EN 0x1 114*f568604bSVikram Kanigiri 115*f568604bSVikram Kanigiri /* Bit positions of SIx_SI_INT_CLR */ 116*f568604bSVikram Kanigiri #define PMU_REQ_OFLOW_CLR_SHIFT 18 117*f568604bSVikram Kanigiri #define FAILED_ACCESS_OFLOW_CLR_SHIFT 16 118*f568604bSVikram Kanigiri #define PMU_REQ_INT_CLR_SHIFT 2 119*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_CLR_SHIFT 0 120*f568604bSVikram Kanigiri #define PMU_REQ_OFLOW_CLR_MASK 0x1 121*f568604bSVikram Kanigiri #define FAILED_ACCESS_OFLOW_CLR_MASK 0x1 122*f568604bSVikram Kanigiri #define PMU_REQ_INT_CLR_MASK 0x1 123*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_CLR_MASK 0x1 124*f568604bSVikram Kanigiri #define PMU_REQ_OFLOW_CLR 0x1 125*f568604bSVikram Kanigiri #define FAILED_ACCESS_OFLOW_CLR 0x1 126*f568604bSVikram Kanigiri #define PMU_REQ_INT_CLR 0x1 127*f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_CLR 0x1 128*f568604bSVikram Kanigiri 129*f568604bSVikram Kanigiri /* Macro to get the correct base register for a system interface */ 130*f568604bSVikram Kanigiri #define IFACE_OFFSET(sys_if) ((sys_if) ? SI1_BASE : SI0_BASE) 131*f568604bSVikram Kanigiri 132*f568604bSVikram Kanigiri #define MAX_SYS_IF_COUNT 2 133*f568604bSVikram Kanigiri #define MAX_REGION_VAL 8 134*f568604bSVikram Kanigiri 135*f568604bSVikram Kanigiri /* DMC-500 supports striping across a max of 4 DMC instances */ 136*f568604bSVikram Kanigiri #define MAX_DMC_COUNT 4 137*f568604bSVikram Kanigiri 138*f568604bSVikram Kanigiri /* Consist of part_number_1 and part_number_0 */ 139*f568604bSVikram Kanigiri #define DMC500_PERIPHERAL_ID 0x0450 140*f568604bSVikram Kanigiri 141*f568604bSVikram Kanigiri /* Filter enable bits in a TZC */ 142*f568604bSVikram Kanigiri #define TZC_DMC500_REGION_ATTR_F_EN_MASK 0x1 143*f568604bSVikram Kanigiri 144*f568604bSVikram Kanigiri /* Length of registers for configuring each region */ 145*f568604bSVikram Kanigiri #define TZC_DMC500_REGION_SIZE 0x018 146*f568604bSVikram Kanigiri 147*f568604bSVikram Kanigiri #ifndef __ASSEMBLY__ 148*f568604bSVikram Kanigiri 149*f568604bSVikram Kanigiri #include <stdint.h> 150*f568604bSVikram Kanigiri 151*f568604bSVikram Kanigiri /* 152*f568604bSVikram Kanigiri * Contains the base addresses of all the DMC instances. 153*f568604bSVikram Kanigiri */ 154*f568604bSVikram Kanigiri typedef struct tzc_dmc500_driver_data { 155*f568604bSVikram Kanigiri uintptr_t dmc_base[MAX_DMC_COUNT]; 156*f568604bSVikram Kanigiri int dmc_count; 157*f568604bSVikram Kanigiri } tzc_dmc500_driver_data_t; 158*f568604bSVikram Kanigiri 159*f568604bSVikram Kanigiri void tzc_dmc500_driver_init(const tzc_dmc500_driver_data_t *plat_driver_data); 160*f568604bSVikram Kanigiri void tzc_dmc500_configure_region0(tzc_region_attributes_t sec_attr, 161*f568604bSVikram Kanigiri unsigned int nsaid_permissions); 162*f568604bSVikram Kanigiri void tzc_dmc500_configure_region(int region_no, 163*f568604bSVikram Kanigiri uintptr_t region_base, 164*f568604bSVikram Kanigiri uintptr_t region_top, 165*f568604bSVikram Kanigiri tzc_region_attributes_t sec_attr, 166*f568604bSVikram Kanigiri unsigned int nsaid_permissions); 167*f568604bSVikram Kanigiri void tzc_dmc500_set_action(tzc_action_t action); 168*f568604bSVikram Kanigiri void tzc_dmc500_config_complete(void); 169*f568604bSVikram Kanigiri int tzc_dmc500_verify_complete(void); 170*f568604bSVikram Kanigiri 171*f568604bSVikram Kanigiri 172*f568604bSVikram Kanigiri #endif /* __ASSEMBLY__ */ 173*f568604bSVikram Kanigiri #endif /* __TZC_DMC500_H__ */ 174*f568604bSVikram Kanigiri 175