xref: /rk3399_ARM-atf/include/drivers/arm/tzc_dmc500.h (revision 9fbdb80209a4df6c0b0a696599e32987ae3b5135)
1f568604bSVikram Kanigiri /*
2f568604bSVikram Kanigiri  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3f568604bSVikram Kanigiri  *
4f568604bSVikram Kanigiri  * Redistribution and use in source and binary forms, with or without
5f568604bSVikram Kanigiri  * modification, are permitted provided that the following conditions are met:
6f568604bSVikram Kanigiri  *
7f568604bSVikram Kanigiri  * Redistributions of source code must retain the above copyright notice, this
8f568604bSVikram Kanigiri  * list of conditions and the following disclaimer.
9f568604bSVikram Kanigiri  *
10f568604bSVikram Kanigiri  * Redistributions in binary form must reproduce the above copyright notice,
11f568604bSVikram Kanigiri  * this list of conditions and the following disclaimer in the documentation
12f568604bSVikram Kanigiri  * and/or other materials provided with the distribution.
13f568604bSVikram Kanigiri  *
14f568604bSVikram Kanigiri  * Neither the name of ARM nor the names of its contributors may be used
15f568604bSVikram Kanigiri  * to endorse or promote products derived from this software without specific
16f568604bSVikram Kanigiri  * prior written permission.
17f568604bSVikram Kanigiri  *
18f568604bSVikram Kanigiri  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19f568604bSVikram Kanigiri  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20f568604bSVikram Kanigiri  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21f568604bSVikram Kanigiri  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22f568604bSVikram Kanigiri  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23f568604bSVikram Kanigiri  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24f568604bSVikram Kanigiri  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25f568604bSVikram Kanigiri  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26f568604bSVikram Kanigiri  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27f568604bSVikram Kanigiri  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28f568604bSVikram Kanigiri  * POSSIBILITY OF SUCH DAMAGE.
29f568604bSVikram Kanigiri  */
30f568604bSVikram Kanigiri 
31f568604bSVikram Kanigiri #ifndef __TZC_DMC500_H__
32f568604bSVikram Kanigiri #define __TZC_DMC500_H__
33f568604bSVikram Kanigiri 
34f568604bSVikram Kanigiri #include <tzc_common.h>
35f568604bSVikram Kanigiri 
36f568604bSVikram Kanigiri #define SI_STATUS_OFFSET				0x000
37f568604bSVikram Kanigiri #define SI_STATE_CTRL_OFFSET				0x030
38f568604bSVikram Kanigiri #define SI_FLUSH_CTRL_OFFSET				0x034
39f568604bSVikram Kanigiri #define SI_INT_CONTROL_OFFSET				0x048
40f568604bSVikram Kanigiri 
41f568604bSVikram Kanigiri #define SI_INT_STATUS_OFFSET				0x004
42f568604bSVikram Kanigiri #define SI_TZ_FAIL_ADDRESS_LOW_OFFSET			0x008
43f568604bSVikram Kanigiri #define SI_TZ_FAIL_ADDRESS_HIGH_OFFSET			0x00c
44f568604bSVikram Kanigiri #define SI_FAIL_CONTROL_OFFSET				0x010
45f568604bSVikram Kanigiri #define SI_FAIL_ID_OFFSET				0x014
46f568604bSVikram Kanigiri #define SI_INT_CLR_OFFSET				0x04c
47f568604bSVikram Kanigiri 
48f568604bSVikram Kanigiri /*
49f568604bSVikram Kanigiri  * DMC-500 has 2 system interfaces each having a similar set of regs
50f568604bSVikram Kanigiri  * to configure each interface.
51f568604bSVikram Kanigiri  */
52f568604bSVikram Kanigiri #define SI0_BASE					0x0000
53f568604bSVikram Kanigiri #define SI1_BASE					0x0200
54f568604bSVikram Kanigiri 
55f568604bSVikram Kanigiri /* Bit positions of SIx_SI_STATUS */
56f568604bSVikram Kanigiri #define SI_EMPTY_SHIFT					0x01
57f568604bSVikram Kanigiri #define SI_STALL_ACK_SHIFT				0x00
58f568604bSVikram Kanigiri #define SI_EMPTY_MASK					0x01
59f568604bSVikram Kanigiri #define SI_STALL_ACK_MASK				0x01
60f568604bSVikram Kanigiri 
61f568604bSVikram Kanigiri /* Bit positions of SIx_SI_INT_STATUS */
62f568604bSVikram Kanigiri #define PMU_REQ_INT_OVERFLOW_STATUS_SHIFT		18
63f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_OVERFLOW_STATUS_SHIFT		16
64f568604bSVikram Kanigiri #define PMU_REQ_INT_STATUS_SHIFT			2
65f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_TZ_OVERLAP_STATUS_SHIFT	1
66f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_STATUS_SHIFT			0
67f568604bSVikram Kanigiri #define PMU_REQ_INT_OVERFLOW_STATUS_MASK		0x1
68f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_OVERFLOW_STATUS_MASK		0x1
69f568604bSVikram Kanigiri #define PMU_REQ_INT_STATUS_MASK				0x1
70f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_TZ_OVERLAP_STATUS_MASK	0x1
71f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_STATUS_MASK			0x1
72f568604bSVikram Kanigiri 
73f568604bSVikram Kanigiri /* Bit positions of SIx_TZ_FAIL_CONTROL */
74f568604bSVikram Kanigiri #define DIRECTION_SHIFT					24
75f568604bSVikram Kanigiri #define NON_SECURE_SHIFT				21
76f568604bSVikram Kanigiri #define PRIVILEGED_SHIFT				20
77f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_RANK_MASKED_SHIFT	3
78f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_UNMAPPED_SHIFT		2
79f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_TZ_FAIL_SHIFT			0x1
80f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_OUTSIDE_DEFAULT_SHIFT	0
81f568604bSVikram Kanigiri #define DIRECTION_MASK					0x1
82f568604bSVikram Kanigiri #define NON_SECURE_MASK					0x1
83f568604bSVikram Kanigiri #define PRIVILEGED_MASK					0x1
84f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_RANK_MASKED_MASK		0x1
85f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_UNMAPPED_MASK		0x1
86f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_TZ_FAIL_MASK			1
87f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_OUTSIDE_DEFAULT_MASK	0x1
88f568604bSVikram Kanigiri 
89f568604bSVikram Kanigiri /* Bit positions of SIx_FAIL_STATUS */
90f568604bSVikram Kanigiri #define FAIL_ID_VNET_SHIFT				24
91f568604bSVikram Kanigiri #define FAIL_ID_ID_SHIFT				0
92f568604bSVikram Kanigiri #define FAIL_ID_VNET_MASK				0xf
93f568604bSVikram Kanigiri #define FAIL_ID_ID_MASK					0xffffff
94f568604bSVikram Kanigiri 
95f568604bSVikram Kanigiri /* Bit positions of SIx_SI_STATE_CONTRL */
96f568604bSVikram Kanigiri #define SI_STALL_REQ_GO					0x0
97f568604bSVikram Kanigiri #define SI_STALL_REQ_STALL				0x1
98f568604bSVikram Kanigiri 
99f568604bSVikram Kanigiri /* Bit positions of SIx_SI_FLUSH_CONTROL */
100f568604bSVikram Kanigiri #define SI_FLUSH_REQ_INACTIVE				0x0
101f568604bSVikram Kanigiri #define SI_FLUSH_REQ_ACTIVE				0x1
102f568604bSVikram Kanigiri #define SI_FLUSH_REQ_MASK				0x1
103f568604bSVikram Kanigiri 
104f568604bSVikram Kanigiri /* Bit positions of SIx_SI_INT_CONTROL */
105f568604bSVikram Kanigiri #define PMU_REQ_INT_EN_SHIFT				2
106f568604bSVikram Kanigiri #define OVERLAP_DETECT_INT_EN_SHIFT			1
107f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_EN_SHIFT			0
108f568604bSVikram Kanigiri #define PMU_REQ_INT_EN_MASK				0x1
109f568604bSVikram Kanigiri #define OVERLAP_DETECT_INT_EN_MASK			0x1
110f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_EN_MASK			0x1
111f568604bSVikram Kanigiri #define PMU_REQ_INT_EN					0x1
112f568604bSVikram Kanigiri #define OVERLAP_DETECT_INT_EN				0x1
113f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_EN				0x1
114f568604bSVikram Kanigiri 
115f568604bSVikram Kanigiri /* Bit positions of SIx_SI_INT_CLR */
116f568604bSVikram Kanigiri #define PMU_REQ_OFLOW_CLR_SHIFT				18
117f568604bSVikram Kanigiri #define FAILED_ACCESS_OFLOW_CLR_SHIFT			16
118f568604bSVikram Kanigiri #define PMU_REQ_INT_CLR_SHIFT				2
119f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_CLR_SHIFT			0
120f568604bSVikram Kanigiri #define PMU_REQ_OFLOW_CLR_MASK				0x1
121f568604bSVikram Kanigiri #define FAILED_ACCESS_OFLOW_CLR_MASK			0x1
122f568604bSVikram Kanigiri #define PMU_REQ_INT_CLR_MASK				0x1
123f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_CLR_MASK			0x1
124f568604bSVikram Kanigiri #define PMU_REQ_OFLOW_CLR				0x1
125f568604bSVikram Kanigiri #define FAILED_ACCESS_OFLOW_CLR				0x1
126f568604bSVikram Kanigiri #define PMU_REQ_INT_CLR					0x1
127f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_CLR				0x1
128f568604bSVikram Kanigiri 
129f568604bSVikram Kanigiri /* Macro to get the correct base register for a system interface */
130f568604bSVikram Kanigiri #define IFACE_OFFSET(sys_if)	((sys_if) ? SI1_BASE : SI0_BASE)
131f568604bSVikram Kanigiri 
132f568604bSVikram Kanigiri #define MAX_SYS_IF_COUNT				2
133f568604bSVikram Kanigiri #define MAX_REGION_VAL					8
134f568604bSVikram Kanigiri 
135f568604bSVikram Kanigiri /* DMC-500 supports striping across a max of 4 DMC instances */
136f568604bSVikram Kanigiri #define MAX_DMC_COUNT					4
137f568604bSVikram Kanigiri 
138f568604bSVikram Kanigiri /* Consist of part_number_1 and part_number_0 */
139f568604bSVikram Kanigiri #define DMC500_PERIPHERAL_ID				0x0450
140f568604bSVikram Kanigiri 
141f568604bSVikram Kanigiri /* Filter enable bits in a TZC */
142f568604bSVikram Kanigiri #define TZC_DMC500_REGION_ATTR_F_EN_MASK		0x1
143f568604bSVikram Kanigiri 
144f568604bSVikram Kanigiri /* Length of registers for configuring each region */
145f568604bSVikram Kanigiri #define TZC_DMC500_REGION_SIZE				0x018
146f568604bSVikram Kanigiri 
147f568604bSVikram Kanigiri #ifndef __ASSEMBLY__
148f568604bSVikram Kanigiri 
149f568604bSVikram Kanigiri #include <stdint.h>
150f568604bSVikram Kanigiri 
151f568604bSVikram Kanigiri /*
152f568604bSVikram Kanigiri  * Contains the base addresses of all the DMC instances.
153f568604bSVikram Kanigiri  */
154f568604bSVikram Kanigiri typedef struct tzc_dmc500_driver_data {
155f568604bSVikram Kanigiri 	uintptr_t dmc_base[MAX_DMC_COUNT];
156f568604bSVikram Kanigiri 	int dmc_count;
157f568604bSVikram Kanigiri } tzc_dmc500_driver_data_t;
158f568604bSVikram Kanigiri 
159f568604bSVikram Kanigiri void tzc_dmc500_driver_init(const tzc_dmc500_driver_data_t *plat_driver_data);
160f568604bSVikram Kanigiri void tzc_dmc500_configure_region0(tzc_region_attributes_t sec_attr,
161f568604bSVikram Kanigiri 				unsigned int nsaid_permissions);
162f568604bSVikram Kanigiri void tzc_dmc500_configure_region(int region_no,
163*9fbdb802SYatharth Kochar 				unsigned long long region_base,
164*9fbdb802SYatharth Kochar 				unsigned long long region_top,
165f568604bSVikram Kanigiri 				tzc_region_attributes_t sec_attr,
166f568604bSVikram Kanigiri 				unsigned int nsaid_permissions);
167f568604bSVikram Kanigiri void tzc_dmc500_set_action(tzc_action_t action);
168f568604bSVikram Kanigiri void tzc_dmc500_config_complete(void);
169f568604bSVikram Kanigiri int tzc_dmc500_verify_complete(void);
170f568604bSVikram Kanigiri 
171f568604bSVikram Kanigiri 
172f568604bSVikram Kanigiri #endif /* __ASSEMBLY__ */
173f568604bSVikram Kanigiri #endif /* __TZC_DMC500_H__ */
174f568604bSVikram Kanigiri 
175