xref: /rk3399_ARM-atf/include/drivers/arm/tzc_dmc500.h (revision 82cb2c1ad9897473743f08437d0a3995bed561b9)
1f568604bSVikram Kanigiri /*
2f568604bSVikram Kanigiri  * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3f568604bSVikram Kanigiri  *
4*82cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5f568604bSVikram Kanigiri  */
6f568604bSVikram Kanigiri 
7f568604bSVikram Kanigiri #ifndef __TZC_DMC500_H__
8f568604bSVikram Kanigiri #define __TZC_DMC500_H__
9f568604bSVikram Kanigiri 
10f568604bSVikram Kanigiri #include <tzc_common.h>
11f568604bSVikram Kanigiri 
12f568604bSVikram Kanigiri #define SI_STATUS_OFFSET				0x000
13f568604bSVikram Kanigiri #define SI_STATE_CTRL_OFFSET				0x030
14f568604bSVikram Kanigiri #define SI_FLUSH_CTRL_OFFSET				0x034
15f568604bSVikram Kanigiri #define SI_INT_CONTROL_OFFSET				0x048
16f568604bSVikram Kanigiri 
17f568604bSVikram Kanigiri #define SI_INT_STATUS_OFFSET				0x004
18f568604bSVikram Kanigiri #define SI_TZ_FAIL_ADDRESS_LOW_OFFSET			0x008
19f568604bSVikram Kanigiri #define SI_TZ_FAIL_ADDRESS_HIGH_OFFSET			0x00c
20f568604bSVikram Kanigiri #define SI_FAIL_CONTROL_OFFSET				0x010
21f568604bSVikram Kanigiri #define SI_FAIL_ID_OFFSET				0x014
22f568604bSVikram Kanigiri #define SI_INT_CLR_OFFSET				0x04c
23f568604bSVikram Kanigiri 
24f568604bSVikram Kanigiri /*
25f568604bSVikram Kanigiri  * DMC-500 has 2 system interfaces each having a similar set of regs
26f568604bSVikram Kanigiri  * to configure each interface.
27f568604bSVikram Kanigiri  */
28f568604bSVikram Kanigiri #define SI0_BASE					0x0000
29f568604bSVikram Kanigiri #define SI1_BASE					0x0200
30f568604bSVikram Kanigiri 
31f568604bSVikram Kanigiri /* Bit positions of SIx_SI_STATUS */
32f568604bSVikram Kanigiri #define SI_EMPTY_SHIFT					0x01
33f568604bSVikram Kanigiri #define SI_STALL_ACK_SHIFT				0x00
34f568604bSVikram Kanigiri #define SI_EMPTY_MASK					0x01
35f568604bSVikram Kanigiri #define SI_STALL_ACK_MASK				0x01
36f568604bSVikram Kanigiri 
37f568604bSVikram Kanigiri /* Bit positions of SIx_SI_INT_STATUS */
38f568604bSVikram Kanigiri #define PMU_REQ_INT_OVERFLOW_STATUS_SHIFT		18
39f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_OVERFLOW_STATUS_SHIFT		16
40f568604bSVikram Kanigiri #define PMU_REQ_INT_STATUS_SHIFT			2
41f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_TZ_OVERLAP_STATUS_SHIFT	1
42f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_STATUS_SHIFT			0
43f568604bSVikram Kanigiri #define PMU_REQ_INT_OVERFLOW_STATUS_MASK		0x1
44f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_OVERFLOW_STATUS_MASK		0x1
45f568604bSVikram Kanigiri #define PMU_REQ_INT_STATUS_MASK				0x1
46f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_TZ_OVERLAP_STATUS_MASK	0x1
47f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_STATUS_MASK			0x1
48f568604bSVikram Kanigiri 
49f568604bSVikram Kanigiri /* Bit positions of SIx_TZ_FAIL_CONTROL */
50f568604bSVikram Kanigiri #define DIRECTION_SHIFT					24
51f568604bSVikram Kanigiri #define NON_SECURE_SHIFT				21
52f568604bSVikram Kanigiri #define PRIVILEGED_SHIFT				20
53f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_RANK_MASKED_SHIFT	3
54f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_UNMAPPED_SHIFT		2
55f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_TZ_FAIL_SHIFT			0x1
56f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_OUTSIDE_DEFAULT_SHIFT	0
57f568604bSVikram Kanigiri #define DIRECTION_MASK					0x1
58f568604bSVikram Kanigiri #define NON_SECURE_MASK					0x1
59f568604bSVikram Kanigiri #define PRIVILEGED_MASK					0x1
60f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_RANK_MASKED_MASK		0x1
61f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_UNMAPPED_MASK		0x1
62f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_TZ_FAIL_MASK			1
63f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_INFO_OUTSIDE_DEFAULT_MASK	0x1
64f568604bSVikram Kanigiri 
65f568604bSVikram Kanigiri /* Bit positions of SIx_FAIL_STATUS */
66f568604bSVikram Kanigiri #define FAIL_ID_VNET_SHIFT				24
67f568604bSVikram Kanigiri #define FAIL_ID_ID_SHIFT				0
68f568604bSVikram Kanigiri #define FAIL_ID_VNET_MASK				0xf
69f568604bSVikram Kanigiri #define FAIL_ID_ID_MASK					0xffffff
70f568604bSVikram Kanigiri 
71f568604bSVikram Kanigiri /* Bit positions of SIx_SI_STATE_CONTRL */
72f568604bSVikram Kanigiri #define SI_STALL_REQ_GO					0x0
73f568604bSVikram Kanigiri #define SI_STALL_REQ_STALL				0x1
74f568604bSVikram Kanigiri 
75f568604bSVikram Kanigiri /* Bit positions of SIx_SI_FLUSH_CONTROL */
76f568604bSVikram Kanigiri #define SI_FLUSH_REQ_INACTIVE				0x0
77f568604bSVikram Kanigiri #define SI_FLUSH_REQ_ACTIVE				0x1
78f568604bSVikram Kanigiri #define SI_FLUSH_REQ_MASK				0x1
79f568604bSVikram Kanigiri 
80f568604bSVikram Kanigiri /* Bit positions of SIx_SI_INT_CONTROL */
81f568604bSVikram Kanigiri #define PMU_REQ_INT_EN_SHIFT				2
82f568604bSVikram Kanigiri #define OVERLAP_DETECT_INT_EN_SHIFT			1
83f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_EN_SHIFT			0
84f568604bSVikram Kanigiri #define PMU_REQ_INT_EN_MASK				0x1
85f568604bSVikram Kanigiri #define OVERLAP_DETECT_INT_EN_MASK			0x1
86f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_EN_MASK			0x1
87f568604bSVikram Kanigiri #define PMU_REQ_INT_EN					0x1
88f568604bSVikram Kanigiri #define OVERLAP_DETECT_INT_EN				0x1
89f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_EN				0x1
90f568604bSVikram Kanigiri 
91f568604bSVikram Kanigiri /* Bit positions of SIx_SI_INT_CLR */
92f568604bSVikram Kanigiri #define PMU_REQ_OFLOW_CLR_SHIFT				18
93f568604bSVikram Kanigiri #define FAILED_ACCESS_OFLOW_CLR_SHIFT			16
94f568604bSVikram Kanigiri #define PMU_REQ_INT_CLR_SHIFT				2
95f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_CLR_SHIFT			0
96f568604bSVikram Kanigiri #define PMU_REQ_OFLOW_CLR_MASK				0x1
97f568604bSVikram Kanigiri #define FAILED_ACCESS_OFLOW_CLR_MASK			0x1
98f568604bSVikram Kanigiri #define PMU_REQ_INT_CLR_MASK				0x1
99f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_CLR_MASK			0x1
100f568604bSVikram Kanigiri #define PMU_REQ_OFLOW_CLR				0x1
101f568604bSVikram Kanigiri #define FAILED_ACCESS_OFLOW_CLR				0x1
102f568604bSVikram Kanigiri #define PMU_REQ_INT_CLR					0x1
103f568604bSVikram Kanigiri #define FAILED_ACCESS_INT_CLR				0x1
104f568604bSVikram Kanigiri 
105f568604bSVikram Kanigiri /* Macro to get the correct base register for a system interface */
106f568604bSVikram Kanigiri #define IFACE_OFFSET(sys_if)	((sys_if) ? SI1_BASE : SI0_BASE)
107f568604bSVikram Kanigiri 
108f568604bSVikram Kanigiri #define MAX_SYS_IF_COUNT				2
109f568604bSVikram Kanigiri #define MAX_REGION_VAL					8
110f568604bSVikram Kanigiri 
111f568604bSVikram Kanigiri /* DMC-500 supports striping across a max of 4 DMC instances */
112f568604bSVikram Kanigiri #define MAX_DMC_COUNT					4
113f568604bSVikram Kanigiri 
114f568604bSVikram Kanigiri /* Consist of part_number_1 and part_number_0 */
115f568604bSVikram Kanigiri #define DMC500_PERIPHERAL_ID				0x0450
116f568604bSVikram Kanigiri 
117f568604bSVikram Kanigiri /* Filter enable bits in a TZC */
118f568604bSVikram Kanigiri #define TZC_DMC500_REGION_ATTR_F_EN_MASK		0x1
119f568604bSVikram Kanigiri 
120f568604bSVikram Kanigiri /* Length of registers for configuring each region */
121f568604bSVikram Kanigiri #define TZC_DMC500_REGION_SIZE				0x018
122f568604bSVikram Kanigiri 
123f568604bSVikram Kanigiri #ifndef __ASSEMBLY__
124f568604bSVikram Kanigiri 
125f568604bSVikram Kanigiri #include <stdint.h>
126f568604bSVikram Kanigiri 
127f568604bSVikram Kanigiri /*
128f568604bSVikram Kanigiri  * Contains the base addresses of all the DMC instances.
129f568604bSVikram Kanigiri  */
130f568604bSVikram Kanigiri typedef struct tzc_dmc500_driver_data {
131f568604bSVikram Kanigiri 	uintptr_t dmc_base[MAX_DMC_COUNT];
132f568604bSVikram Kanigiri 	int dmc_count;
133f568604bSVikram Kanigiri } tzc_dmc500_driver_data_t;
134f568604bSVikram Kanigiri 
135f568604bSVikram Kanigiri void tzc_dmc500_driver_init(const tzc_dmc500_driver_data_t *plat_driver_data);
136f568604bSVikram Kanigiri void tzc_dmc500_configure_region0(tzc_region_attributes_t sec_attr,
137f568604bSVikram Kanigiri 				unsigned int nsaid_permissions);
138f568604bSVikram Kanigiri void tzc_dmc500_configure_region(int region_no,
1399fbdb802SYatharth Kochar 				unsigned long long region_base,
1409fbdb802SYatharth Kochar 				unsigned long long region_top,
141f568604bSVikram Kanigiri 				tzc_region_attributes_t sec_attr,
142f568604bSVikram Kanigiri 				unsigned int nsaid_permissions);
143f568604bSVikram Kanigiri void tzc_dmc500_set_action(tzc_action_t action);
144f568604bSVikram Kanigiri void tzc_dmc500_config_complete(void);
145f568604bSVikram Kanigiri int tzc_dmc500_verify_complete(void);
146f568604bSVikram Kanigiri 
147f568604bSVikram Kanigiri 
148f568604bSVikram Kanigiri #endif /* __ASSEMBLY__ */
149f568604bSVikram Kanigiri #endif /* __TZC_DMC500_H__ */
150f568604bSVikram Kanigiri 
151