xref: /rk3399_ARM-atf/include/drivers/arm/pl011.h (revision 4ecca33988b90de43ec4f4a929094a38a23fda31)
1*4ecca339SDan Handley /*
2*4ecca339SDan Handley  * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
3*4ecca339SDan Handley  *
4*4ecca339SDan Handley  * Redistribution and use in source and binary forms, with or without
5*4ecca339SDan Handley  * modification, are permitted provided that the following conditions are met:
6*4ecca339SDan Handley  *
7*4ecca339SDan Handley  * Redistributions of source code must retain the above copyright notice, this
8*4ecca339SDan Handley  * list of conditions and the following disclaimer.
9*4ecca339SDan Handley  *
10*4ecca339SDan Handley  * Redistributions in binary form must reproduce the above copyright notice,
11*4ecca339SDan Handley  * this list of conditions and the following disclaimer in the documentation
12*4ecca339SDan Handley  * and/or other materials provided with the distribution.
13*4ecca339SDan Handley  *
14*4ecca339SDan Handley  * Neither the name of ARM nor the names of its contributors may be used
15*4ecca339SDan Handley  * to endorse or promote products derived from this software without specific
16*4ecca339SDan Handley  * prior written permission.
17*4ecca339SDan Handley  *
18*4ecca339SDan Handley  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19*4ecca339SDan Handley  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20*4ecca339SDan Handley  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21*4ecca339SDan Handley  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22*4ecca339SDan Handley  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23*4ecca339SDan Handley  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24*4ecca339SDan Handley  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25*4ecca339SDan Handley  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26*4ecca339SDan Handley  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27*4ecca339SDan Handley  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28*4ecca339SDan Handley  * POSSIBILITY OF SUCH DAMAGE.
29*4ecca339SDan Handley  */
30*4ecca339SDan Handley 
31*4ecca339SDan Handley #ifndef __PL011_H__
32*4ecca339SDan Handley #define __PL011_H__
33*4ecca339SDan Handley 
34*4ecca339SDan Handley /* PL011 Registers */
35*4ecca339SDan Handley #define UARTDR                    0x000
36*4ecca339SDan Handley #define UARTRSR                   0x004
37*4ecca339SDan Handley #define UARTECR                   0x004
38*4ecca339SDan Handley #define UARTFR                    0x018
39*4ecca339SDan Handley #define UARTILPR                  0x020
40*4ecca339SDan Handley #define UARTIBRD                  0x024
41*4ecca339SDan Handley #define UARTFBRD                  0x028
42*4ecca339SDan Handley #define UARTLCR_H                 0x02C
43*4ecca339SDan Handley #define UARTCR                    0x030
44*4ecca339SDan Handley #define UARTIFLS                  0x034
45*4ecca339SDan Handley #define UARTIMSC                  0x038
46*4ecca339SDan Handley #define UARTRIS                   0x03C
47*4ecca339SDan Handley #define UARTMIS                   0x040
48*4ecca339SDan Handley #define UARTICR                   0x044
49*4ecca339SDan Handley #define UARTDMACR                 0x048
50*4ecca339SDan Handley 
51*4ecca339SDan Handley /* Data status bits */
52*4ecca339SDan Handley #define UART_DATA_ERROR_MASK      0x0F00
53*4ecca339SDan Handley 
54*4ecca339SDan Handley /* Status reg bits */
55*4ecca339SDan Handley #define UART_STATUS_ERROR_MASK    0x0F
56*4ecca339SDan Handley 
57*4ecca339SDan Handley /* Flag reg bits */
58*4ecca339SDan Handley #define PL011_UARTFR_RI           (1 << 8)	/* Ring indicator */
59*4ecca339SDan Handley #define PL011_UARTFR_TXFE         (1 << 7)	/* Transmit FIFO empty */
60*4ecca339SDan Handley #define PL011_UARTFR_RXFF         (1 << 6)	/* Receive  FIFO full */
61*4ecca339SDan Handley #define PL011_UARTFR_TXFF         (1 << 5)	/* Transmit FIFO full */
62*4ecca339SDan Handley #define PL011_UARTFR_RXFE         (1 << 4)	/* Receive  FIFO empty */
63*4ecca339SDan Handley #define PL011_UARTFR_BUSY         (1 << 3)	/* UART busy */
64*4ecca339SDan Handley #define PL011_UARTFR_DCD          (1 << 2)	/* Data carrier detect */
65*4ecca339SDan Handley #define PL011_UARTFR_DSR          (1 << 1)	/* Data set ready */
66*4ecca339SDan Handley #define PL011_UARTFR_CTS          (1 << 0)	/* Clear to send */
67*4ecca339SDan Handley 
68*4ecca339SDan Handley /* Control reg bits */
69*4ecca339SDan Handley #define PL011_UARTCR_CTSEN        (1 << 15)	/* CTS hardware flow control enable */
70*4ecca339SDan Handley #define PL011_UARTCR_RTSEN        (1 << 14)	/* RTS hardware flow control enable */
71*4ecca339SDan Handley #define PL011_UARTCR_RTS          (1 << 11)	/* Request to send */
72*4ecca339SDan Handley #define PL011_UARTCR_DTR          (1 << 10)	/* Data transmit ready. */
73*4ecca339SDan Handley #define PL011_UARTCR_RXE          (1 << 9)	/* Receive enable */
74*4ecca339SDan Handley #define PL011_UARTCR_TXE          (1 << 8)	/* Transmit enable */
75*4ecca339SDan Handley #define PL011_UARTCR_LBE          (1 << 7)	/* Loopback enable */
76*4ecca339SDan Handley #define PL011_UARTCR_UARTEN       (1 << 0)	/* UART Enable */
77*4ecca339SDan Handley 
78*4ecca339SDan Handley #if !defined(PL011_BASE)
79*4ecca339SDan Handley #error "The PL011_BASE macro must be defined."
80*4ecca339SDan Handley #endif
81*4ecca339SDan Handley 
82*4ecca339SDan Handley #if !defined(PL011_BAUDRATE)
83*4ecca339SDan Handley #define PL011_BAUDRATE  115200
84*4ecca339SDan Handley #endif
85*4ecca339SDan Handley 
86*4ecca339SDan Handley #if !defined(PL011_CLK_IN_HZ)
87*4ecca339SDan Handley #define PL011_CLK_IN_HZ 24000000
88*4ecca339SDan Handley #endif
89*4ecca339SDan Handley 
90*4ecca339SDan Handley #if !defined(PL011_LINE_CONTROL)
91*4ecca339SDan Handley /* FIFO Enabled / No Parity / 8 Data bit / One Stop Bit */
92*4ecca339SDan Handley #define PL011_LINE_CONTROL  (PL011_UARTLCR_H_FEN | PL011_UARTLCR_H_WLEN_8)
93*4ecca339SDan Handley #endif
94*4ecca339SDan Handley 
95*4ecca339SDan Handley /* Line Control Register Bits */
96*4ecca339SDan Handley #define PL011_UARTLCR_H_SPS       (1 << 7)	/* Stick parity select */
97*4ecca339SDan Handley #define PL011_UARTLCR_H_WLEN_8    (3 << 5)
98*4ecca339SDan Handley #define PL011_UARTLCR_H_WLEN_7    (2 << 5)
99*4ecca339SDan Handley #define PL011_UARTLCR_H_WLEN_6    (1 << 5)
100*4ecca339SDan Handley #define PL011_UARTLCR_H_WLEN_5    (0 << 5)
101*4ecca339SDan Handley #define PL011_UARTLCR_H_FEN       (1 << 4)	/* FIFOs Enable */
102*4ecca339SDan Handley #define PL011_UARTLCR_H_STP2      (1 << 3)	/* Two stop bits select */
103*4ecca339SDan Handley #define PL011_UARTLCR_H_EPS       (1 << 2)	/* Even parity select */
104*4ecca339SDan Handley #define PL011_UARTLCR_H_PEN       (1 << 1)	/* Parity Enable */
105*4ecca339SDan Handley #define PL011_UARTLCR_H_BRK       (1 << 0)	/* Send break */
106*4ecca339SDan Handley 
107*4ecca339SDan Handley /*******************************************************************************
108*4ecca339SDan Handley  * Pl011 CPU interface accessors for writing registers
109*4ecca339SDan Handley  ******************************************************************************/
110*4ecca339SDan Handley 
111*4ecca339SDan Handley static inline void pl011_write_ibrd(unsigned int base, unsigned int val)
112*4ecca339SDan Handley {
113*4ecca339SDan Handley 	mmio_write_32(base + UARTIBRD, val);
114*4ecca339SDan Handley }
115*4ecca339SDan Handley 
116*4ecca339SDan Handley static inline void pl011_write_fbrd(unsigned int base, unsigned int val)
117*4ecca339SDan Handley {
118*4ecca339SDan Handley 	mmio_write_32(base + UARTFBRD, val);
119*4ecca339SDan Handley }
120*4ecca339SDan Handley 
121*4ecca339SDan Handley static inline void pl011_write_lcr_h(unsigned int base, unsigned int val)
122*4ecca339SDan Handley {
123*4ecca339SDan Handley 	mmio_write_32(base + UARTLCR_H, val);
124*4ecca339SDan Handley }
125*4ecca339SDan Handley 
126*4ecca339SDan Handley static inline void pl011_write_ecr(unsigned int base, unsigned int val)
127*4ecca339SDan Handley {
128*4ecca339SDan Handley 	mmio_write_32(base + UARTECR, val);
129*4ecca339SDan Handley }
130*4ecca339SDan Handley 
131*4ecca339SDan Handley static inline void pl011_write_cr(unsigned int base, unsigned int val)
132*4ecca339SDan Handley {
133*4ecca339SDan Handley 	mmio_write_32(base + UARTCR, val);
134*4ecca339SDan Handley }
135*4ecca339SDan Handley 
136*4ecca339SDan Handley static inline void pl011_write_dr(unsigned int base, unsigned int val)
137*4ecca339SDan Handley {
138*4ecca339SDan Handley 	mmio_write_32(base + UARTDR, val);
139*4ecca339SDan Handley }
140*4ecca339SDan Handley 
141*4ecca339SDan Handley /*******************************************************************************
142*4ecca339SDan Handley  * Pl011 CPU interface accessors for reading registers
143*4ecca339SDan Handley  ******************************************************************************/
144*4ecca339SDan Handley 
145*4ecca339SDan Handley static inline unsigned int pl011_read_fr(unsigned int base)
146*4ecca339SDan Handley {
147*4ecca339SDan Handley 	return mmio_read_32(base + UARTFR);
148*4ecca339SDan Handley }
149*4ecca339SDan Handley 
150*4ecca339SDan Handley static inline unsigned int pl011_read_dr(unsigned int base)
151*4ecca339SDan Handley {
152*4ecca339SDan Handley 	return mmio_read_32(base + UARTDR);
153*4ecca339SDan Handley }
154*4ecca339SDan Handley 
155*4ecca339SDan Handley /*******************************************************************************
156*4ecca339SDan Handley  * Function prototypes
157*4ecca339SDan Handley  ******************************************************************************/
158*4ecca339SDan Handley 
159*4ecca339SDan Handley void pl011_setbaudrate(unsigned long base_addr, unsigned int baudrate);
160*4ecca339SDan Handley 
161*4ecca339SDan Handley #endif	/* __PL011_H__ */
162