xref: /rk3399_ARM-atf/include/drivers/arm/gicv3.h (revision cbd3f3706d4217ee3669deeb52b158e84eb97f56)
1df373737SAchin Gupta /*
2ebf1ca10SSoby Mathew  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3df373737SAchin Gupta  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5df373737SAchin Gupta  */
6df373737SAchin Gupta 
7df373737SAchin Gupta #ifndef __GICV3_H__
8df373737SAchin Gupta #define __GICV3_H__
9df373737SAchin Gupta 
10ebf1ca10SSoby Mathew #include "utils_def.h"
11ebf1ca10SSoby Mathew 
12df373737SAchin Gupta /*******************************************************************************
13df373737SAchin Gupta  * GICv3 miscellaneous definitions
14df373737SAchin Gupta  ******************************************************************************/
15df373737SAchin Gupta /* Interrupt group definitions */
1603ffb6bdSSoby Mathew #define INTR_GROUP1S		0
1703ffb6bdSSoby Mathew #define INTR_GROUP0		1
1803ffb6bdSSoby Mathew #define INTR_GROUP1NS		2
19df373737SAchin Gupta 
20df373737SAchin Gupta /* Interrupt IDs reported by the HPPIR and IAR registers */
21df373737SAchin Gupta #define PENDING_G1S_INTID	1020
22df373737SAchin Gupta #define PENDING_G1NS_INTID	1021
23df373737SAchin Gupta 
24df373737SAchin Gupta /* Constant to categorize LPI interrupt */
25df373737SAchin Gupta #define MIN_LPI_ID		8192
26df373737SAchin Gupta 
27df373737SAchin Gupta /*******************************************************************************
28df373737SAchin Gupta  * GICv3 specific Distributor interface register offsets and constants.
29df373737SAchin Gupta  ******************************************************************************/
30df373737SAchin Gupta #define GICD_STATUSR		0x10
31df373737SAchin Gupta #define GICD_SETSPI_NSR		0x40
32df373737SAchin Gupta #define GICD_CLRSPI_NSR		0x48
33df373737SAchin Gupta #define GICD_SETSPI_SR		0x50
34df373737SAchin Gupta #define GICD_CLRSPI_SR		0x50
35df373737SAchin Gupta #define GICD_IGRPMODR		0xd00
3661e30277SSoby Mathew /*
3761e30277SSoby Mathew  * GICD_IROUTER<n> register is at 0x6000 + 8n, where n is the interrupt id and
3861e30277SSoby Mathew  * n >= 32, making the effective offset as 0x6100.
3961e30277SSoby Mathew  */
4061e30277SSoby Mathew #define GICD_IROUTER		0x6000
41df373737SAchin Gupta #define GICD_PIDR2_GICV3	0xffe8
42df373737SAchin Gupta 
43df373737SAchin Gupta #define IGRPMODR_SHIFT		5
44df373737SAchin Gupta 
45df373737SAchin Gupta /* GICD_CTLR bit definitions */
46df373737SAchin Gupta #define CTLR_ENABLE_G1NS_SHIFT		1
47df373737SAchin Gupta #define CTLR_ENABLE_G1S_SHIFT		2
48df373737SAchin Gupta #define CTLR_ARE_S_SHIFT		4
49df373737SAchin Gupta #define CTLR_ARE_NS_SHIFT		5
50df373737SAchin Gupta #define CTLR_DS_SHIFT			6
51df373737SAchin Gupta #define CTLR_E1NWF_SHIFT		7
52df373737SAchin Gupta #define GICD_CTLR_RWP_SHIFT		31
53df373737SAchin Gupta 
54df373737SAchin Gupta #define CTLR_ENABLE_G1NS_MASK		0x1
55df373737SAchin Gupta #define CTLR_ENABLE_G1S_MASK		0x1
56df373737SAchin Gupta #define CTLR_ARE_S_MASK			0x1
57df373737SAchin Gupta #define CTLR_ARE_NS_MASK		0x1
58df373737SAchin Gupta #define CTLR_DS_MASK			0x1
59df373737SAchin Gupta #define CTLR_E1NWF_MASK			0x1
60df373737SAchin Gupta #define GICD_CTLR_RWP_MASK		0x1
61df373737SAchin Gupta 
62df373737SAchin Gupta #define CTLR_ENABLE_G1NS_BIT		(1 << CTLR_ENABLE_G1NS_SHIFT)
63df373737SAchin Gupta #define CTLR_ENABLE_G1S_BIT		(1 << CTLR_ENABLE_G1S_SHIFT)
64df373737SAchin Gupta #define CTLR_ARE_S_BIT			(1 << CTLR_ARE_S_SHIFT)
65df373737SAchin Gupta #define CTLR_ARE_NS_BIT			(1 << CTLR_ARE_NS_SHIFT)
66df373737SAchin Gupta #define CTLR_DS_BIT			(1 << CTLR_DS_SHIFT)
67df373737SAchin Gupta #define CTLR_E1NWF_BIT			(1 << CTLR_E1NWF_SHIFT)
68df373737SAchin Gupta #define GICD_CTLR_RWP_BIT		(1 << GICD_CTLR_RWP_SHIFT)
69df373737SAchin Gupta 
70df373737SAchin Gupta /* GICD_IROUTER shifts and masks */
71ebf1ca10SSoby Mathew #define IROUTER_SHIFT		0
72df373737SAchin Gupta #define IROUTER_IRM_SHIFT	31
73df373737SAchin Gupta #define IROUTER_IRM_MASK	0x1
74df373737SAchin Gupta 
75ebf1ca10SSoby Mathew #define NUM_OF_DIST_REGS	30
76ebf1ca10SSoby Mathew 
77df373737SAchin Gupta /*******************************************************************************
78df373737SAchin Gupta  * GICv3 Re-distributor interface registers & constants
79df373737SAchin Gupta  ******************************************************************************/
80df373737SAchin Gupta #define GICR_PCPUBASE_SHIFT	0x11
81df373737SAchin Gupta #define GICR_SGIBASE_OFFSET	(1 << 0x10)	/* 64 KB */
82df373737SAchin Gupta #define GICR_CTLR		0x0
83df373737SAchin Gupta #define GICR_TYPER		0x08
84df373737SAchin Gupta #define GICR_WAKER		0x14
85ebf1ca10SSoby Mathew #define GICR_PROPBASER		0x70
86ebf1ca10SSoby Mathew #define GICR_PENDBASER		0x78
87df373737SAchin Gupta #define GICR_IGROUPR0		(GICR_SGIBASE_OFFSET + 0x80)
88df373737SAchin Gupta #define GICR_ISENABLER0		(GICR_SGIBASE_OFFSET + 0x100)
89df373737SAchin Gupta #define GICR_ICENABLER0		(GICR_SGIBASE_OFFSET + 0x180)
90ebf1ca10SSoby Mathew #define GICR_ISPENDR0		(GICR_SGIBASE_OFFSET + 0x200)
91ebf1ca10SSoby Mathew #define GICR_ICPENDR0		(GICR_SGIBASE_OFFSET + 0x280)
92ebf1ca10SSoby Mathew #define GICR_ISACTIVER0		(GICR_SGIBASE_OFFSET + 0x300)
93ebf1ca10SSoby Mathew #define GICR_ICACTIVER0		(GICR_SGIBASE_OFFSET + 0x380)
94df373737SAchin Gupta #define GICR_IPRIORITYR		(GICR_SGIBASE_OFFSET + 0x400)
95df373737SAchin Gupta #define GICR_ICFGR0		(GICR_SGIBASE_OFFSET + 0xc00)
96df373737SAchin Gupta #define GICR_ICFGR1		(GICR_SGIBASE_OFFSET + 0xc04)
97df373737SAchin Gupta #define GICR_IGRPMODR0		(GICR_SGIBASE_OFFSET + 0xd00)
98ebf1ca10SSoby Mathew #define GICR_NSACR		(GICR_SGIBASE_OFFSET + 0xe00)
99df373737SAchin Gupta 
100df373737SAchin Gupta /* GICR_CTLR bit definitions */
101ebf1ca10SSoby Mathew #define GICR_CTLR_UWP_SHIFT	31
102ebf1ca10SSoby Mathew #define GICR_CTLR_UWP_MASK	0x1
103ebf1ca10SSoby Mathew #define GICR_CTLR_UWP_BIT	(1U << GICR_CTLR_UWP_SHIFT)
104df373737SAchin Gupta #define GICR_CTLR_RWP_SHIFT	3
105df373737SAchin Gupta #define GICR_CTLR_RWP_MASK	0x1
106ebf1ca10SSoby Mathew #define GICR_CTLR_RWP_BIT	(1U << GICR_CTLR_RWP_SHIFT)
107ebf1ca10SSoby Mathew #define GICR_CTLR_EN_LPIS_BIT	(1U << 0)
108df373737SAchin Gupta 
109df373737SAchin Gupta /* GICR_WAKER bit definitions */
110df373737SAchin Gupta #define WAKER_CA_SHIFT		2
111df373737SAchin Gupta #define WAKER_PS_SHIFT		1
112df373737SAchin Gupta 
113df373737SAchin Gupta #define WAKER_CA_MASK		0x1
114df373737SAchin Gupta #define WAKER_PS_MASK		0x1
115df373737SAchin Gupta 
116df373737SAchin Gupta #define WAKER_CA_BIT		(1 << WAKER_CA_SHIFT)
117df373737SAchin Gupta #define WAKER_PS_BIT		(1 << WAKER_PS_SHIFT)
118df373737SAchin Gupta 
119df373737SAchin Gupta /* GICR_TYPER bit definitions */
120df373737SAchin Gupta #define TYPER_AFF_VAL_SHIFT	32
121df373737SAchin Gupta #define TYPER_PROC_NUM_SHIFT	8
122df373737SAchin Gupta #define TYPER_LAST_SHIFT	4
123df373737SAchin Gupta 
124df373737SAchin Gupta #define TYPER_AFF_VAL_MASK	0xffffffff
125df373737SAchin Gupta #define TYPER_PROC_NUM_MASK	0xffff
126df373737SAchin Gupta #define TYPER_LAST_MASK		0x1
127df373737SAchin Gupta 
128df373737SAchin Gupta #define TYPER_LAST_BIT		(1 << TYPER_LAST_SHIFT)
129df373737SAchin Gupta 
130ebf1ca10SSoby Mathew #define NUM_OF_REDIST_REGS	30
131ebf1ca10SSoby Mathew 
132df373737SAchin Gupta /*******************************************************************************
133df373737SAchin Gupta  * GICv3 CPU interface registers & constants
134df373737SAchin Gupta  ******************************************************************************/
135df373737SAchin Gupta /* ICC_SRE bit definitions*/
136df373737SAchin Gupta #define ICC_SRE_EN_BIT		(1 << 3)
137df373737SAchin Gupta #define ICC_SRE_DIB_BIT		(1 << 2)
138df373737SAchin Gupta #define ICC_SRE_DFB_BIT		(1 << 1)
139df373737SAchin Gupta #define ICC_SRE_SRE_BIT		(1 << 0)
140df373737SAchin Gupta 
141df373737SAchin Gupta /* ICC_IGRPEN1_EL3 bit definitions */
142df373737SAchin Gupta #define IGRPEN1_EL3_ENABLE_G1NS_SHIFT	0
143df373737SAchin Gupta #define IGRPEN1_EL3_ENABLE_G1S_SHIFT	1
144df373737SAchin Gupta 
145df373737SAchin Gupta #define IGRPEN1_EL3_ENABLE_G1NS_BIT	(1 << IGRPEN1_EL3_ENABLE_G1NS_SHIFT)
146df373737SAchin Gupta #define IGRPEN1_EL3_ENABLE_G1S_BIT	(1 << IGRPEN1_EL3_ENABLE_G1S_SHIFT)
147df373737SAchin Gupta 
148df373737SAchin Gupta /* ICC_IGRPEN0_EL1 bit definitions */
149df373737SAchin Gupta #define IGRPEN1_EL1_ENABLE_G0_SHIFT	0
150df373737SAchin Gupta #define IGRPEN1_EL1_ENABLE_G0_BIT	(1 << IGRPEN1_EL1_ENABLE_G0_SHIFT)
151df373737SAchin Gupta 
152df373737SAchin Gupta /* ICC_HPPIR0_EL1 bit definitions */
153df373737SAchin Gupta #define HPPIR0_EL1_INTID_SHIFT		0
154df373737SAchin Gupta #define HPPIR0_EL1_INTID_MASK		0xffffff
155df373737SAchin Gupta 
156df373737SAchin Gupta /* ICC_HPPIR1_EL1 bit definitions */
157df373737SAchin Gupta #define HPPIR1_EL1_INTID_SHIFT		0
158df373737SAchin Gupta #define HPPIR1_EL1_INTID_MASK		0xffffff
159df373737SAchin Gupta 
160df373737SAchin Gupta /* ICC_IAR0_EL1 bit definitions */
161df373737SAchin Gupta #define IAR0_EL1_INTID_SHIFT		0
162df373737SAchin Gupta #define IAR0_EL1_INTID_MASK		0xffffff
163df373737SAchin Gupta 
164df373737SAchin Gupta /* ICC_IAR1_EL1 bit definitions */
165df373737SAchin Gupta #define IAR1_EL1_INTID_SHIFT		0
166df373737SAchin Gupta #define IAR1_EL1_INTID_MASK		0xffffff
167df373737SAchin Gupta 
168b258278eSSoby Mathew /*****************************************************************************
169b258278eSSoby Mathew  * GICv3 ITS registers and constants
170b258278eSSoby Mathew  *****************************************************************************/
171b258278eSSoby Mathew 
172b258278eSSoby Mathew #define GITS_CTLR			0x0
173b258278eSSoby Mathew #define GITS_IIDR			0x4
174b258278eSSoby Mathew #define GITS_TYPER			0x8
175b258278eSSoby Mathew #define GITS_CBASER			0x80
176b258278eSSoby Mathew #define GITS_CWRITER			0x88
177b258278eSSoby Mathew #define GITS_CREADR			0x90
178b258278eSSoby Mathew #define GITS_BASER			0x100
179b258278eSSoby Mathew 
180b258278eSSoby Mathew /* GITS_CTLR bit definitions */
181b258278eSSoby Mathew #define GITS_CTLR_ENABLED_BIT		1
182b258278eSSoby Mathew #define GITS_CTLR_QUIESCENT_SHIFT	31
183b258278eSSoby Mathew #define GITS_CTLR_QUIESCENT_BIT		(1U << GITS_CTLR_QUIESCENT_SHIFT)
184b258278eSSoby Mathew 
185df373737SAchin Gupta #ifndef __ASSEMBLY__
186df373737SAchin Gupta 
187ebf1ca10SSoby Mathew #include <gic_common.h>
188df373737SAchin Gupta #include <stdint.h>
1894c0d0390SSoby Mathew #include <types.h>
190ebf1ca10SSoby Mathew #include <utils_def.h>
191df373737SAchin Gupta 
192df373737SAchin Gupta #define gicv3_is_intr_id_special_identifier(id)	\
193df373737SAchin Gupta 	(((id) >= PENDING_G1S_INTID) && ((id) <= GIC_SPURIOUS_INTERRUPT))
194df373737SAchin Gupta 
195df373737SAchin Gupta /*******************************************************************************
196df373737SAchin Gupta  * Helper GICv3 macros for SEL1
197df373737SAchin Gupta  ******************************************************************************/
198df373737SAchin Gupta #define gicv3_acknowledge_interrupt_sel1()	read_icc_iar1_el1() &\
199df373737SAchin Gupta 							IAR1_EL1_INTID_MASK
200df373737SAchin Gupta #define gicv3_get_pending_interrupt_id_sel1()	read_icc_hppir1_el1() &\
201df373737SAchin Gupta 							HPPIR1_EL1_INTID_MASK
202df373737SAchin Gupta #define gicv3_end_of_interrupt_sel1(id)		write_icc_eoir1_el1(id)
203df373737SAchin Gupta 
204df373737SAchin Gupta 
205df373737SAchin Gupta /*******************************************************************************
206df373737SAchin Gupta  * Helper GICv3 macros for EL3
207df373737SAchin Gupta  ******************************************************************************/
208df373737SAchin Gupta #define gicv3_acknowledge_interrupt()		read_icc_iar0_el1() &\
209df373737SAchin Gupta 							IAR0_EL1_INTID_MASK
210df373737SAchin Gupta #define gicv3_end_of_interrupt(id)		write_icc_eoir0_el1(id)
211df373737SAchin Gupta 
212ebf1ca10SSoby Mathew /*
213ebf1ca10SSoby Mathew  * This macro returns the total number of GICD registers corresponding to
214ebf1ca10SSoby Mathew  * the name.
215ebf1ca10SSoby Mathew  */
216ebf1ca10SSoby Mathew #define GICD_NUM_REGS(reg_name)	\
217ebf1ca10SSoby Mathew 	DIV_ROUND_UP_2EVAL(TOTAL_SPI_INTR_NUM, (1 << reg_name ## _SHIFT))
218ebf1ca10SSoby Mathew 
219ebf1ca10SSoby Mathew #define GICR_NUM_REGS(reg_name)	\
220ebf1ca10SSoby Mathew 	DIV_ROUND_UP_2EVAL(TOTAL_PCPU_INTR_NUM, (1 << reg_name ## _SHIFT))
221ebf1ca10SSoby Mathew 
222df373737SAchin Gupta /*******************************************************************************
223df373737SAchin Gupta  * This structure describes some of the implementation defined attributes of the
224df373737SAchin Gupta  * GICv3 IP. It is used by the platform port to specify these attributes in order
225df373737SAchin Gupta  * to initialise the GICV3 driver. The attributes are described below.
226df373737SAchin Gupta  *
227df373737SAchin Gupta  * 1. The 'gicd_base' field contains the base address of the Distributor
228df373737SAchin Gupta  *    interface programmer's view.
229df373737SAchin Gupta  *
230df373737SAchin Gupta  * 2. The 'gicr_base' field contains the base address of the Re-distributor
231df373737SAchin Gupta  *    interface programmer's view.
232df373737SAchin Gupta  *
233df373737SAchin Gupta  * 3. The 'g0_interrupt_array' field is a ponter to an array in which each
234df373737SAchin Gupta  *    entry corresponds to an ID of a Group 0 interrupt.
235df373737SAchin Gupta  *
236df373737SAchin Gupta  * 4. The 'g0_interrupt_num' field contains the number of entries in the
237df373737SAchin Gupta  *    'g0_interrupt_array'.
238df373737SAchin Gupta  *
239df373737SAchin Gupta  * 5. The 'g1s_interrupt_array' field is a ponter to an array in which each
240df373737SAchin Gupta  *    entry corresponds to an ID of a Group 1 interrupt.
241df373737SAchin Gupta  *
242df373737SAchin Gupta  * 6. The 'g1s_interrupt_num' field contains the number of entries in the
243df373737SAchin Gupta  *    'g1s_interrupt_array'.
244df373737SAchin Gupta  *
245df373737SAchin Gupta  * 7. The 'rdistif_num' field contains the number of Redistributor interfaces
246df373737SAchin Gupta  *    the GIC implements. This is equal to the number of CPUs or CPU interfaces
247df373737SAchin Gupta  *    instantiated in the GIC.
248df373737SAchin Gupta  *
249df373737SAchin Gupta  * 8. The 'rdistif_base_addrs' field is a pointer to an array that has an entry
250df373737SAchin Gupta  *    for storing the base address of the Redistributor interface frame of each
251df373737SAchin Gupta  *    CPU in the system. The size of the array = 'rdistif_num'. The base
252df373737SAchin Gupta  *    addresses are detected during driver initialisation.
253df373737SAchin Gupta  *
254df373737SAchin Gupta  * 9. The 'mpidr_to_core_pos' field is a pointer to a hash function which the
255df373737SAchin Gupta  *    driver will use to convert an MPIDR value to a linear core index. This
256df373737SAchin Gupta  *    index will be used for accessing the 'rdistif_base_addrs' array. This is
257df373737SAchin Gupta  *    an optional field. A GICv3 implementation maps each MPIDR to a linear core
258df373737SAchin Gupta  *    index as well. This mapping can be found by reading the "Affinity Value"
259df373737SAchin Gupta  *    and "Processor Number" fields in the GICR_TYPER. It is IMP. DEF. if the
260df373737SAchin Gupta  *    "Processor Numbers" are suitable to index into an array to access core
261df373737SAchin Gupta  *    specific information. If this not the case, the platform port must provide
262df373737SAchin Gupta  *    a hash function. Otherwise, the "Processor Number" field will be used to
263df373737SAchin Gupta  *    access the array elements.
264df373737SAchin Gupta  ******************************************************************************/
2654c0d0390SSoby Mathew typedef unsigned int (*mpidr_hash_fn)(u_register_t mpidr);
266df373737SAchin Gupta 
267df373737SAchin Gupta typedef struct gicv3_driver_data {
268df373737SAchin Gupta 	uintptr_t gicd_base;
269df373737SAchin Gupta 	uintptr_t gicr_base;
270df373737SAchin Gupta 	unsigned int g0_interrupt_num;
271df373737SAchin Gupta 	unsigned int g1s_interrupt_num;
272df373737SAchin Gupta 	const unsigned int *g0_interrupt_array;
273df373737SAchin Gupta 	const unsigned int *g1s_interrupt_array;
274df373737SAchin Gupta 	unsigned int rdistif_num;
275df373737SAchin Gupta 	uintptr_t *rdistif_base_addrs;
276df373737SAchin Gupta 	mpidr_hash_fn mpidr_to_core_pos;
277df373737SAchin Gupta } gicv3_driver_data_t;
278df373737SAchin Gupta 
279ebf1ca10SSoby Mathew typedef struct gicv3_redist_ctx {
280ebf1ca10SSoby Mathew 	/* 64 bits registers */
281ebf1ca10SSoby Mathew 	uint64_t gicr_propbaser;
282ebf1ca10SSoby Mathew 	uint64_t gicr_pendbaser;
283ebf1ca10SSoby Mathew 
284ebf1ca10SSoby Mathew 	/* 32 bits registers */
285ebf1ca10SSoby Mathew 	uint32_t gicr_ctlr;
286ebf1ca10SSoby Mathew 	uint32_t gicr_igroupr0;
287ebf1ca10SSoby Mathew 	uint32_t gicr_isenabler0;
288ebf1ca10SSoby Mathew 	uint32_t gicr_ispendr0;
289ebf1ca10SSoby Mathew 	uint32_t gicr_isactiver0;
290ebf1ca10SSoby Mathew 	uint32_t gicr_ipriorityr[GICR_NUM_REGS(IPRIORITYR)];
291ebf1ca10SSoby Mathew 	uint32_t gicr_icfgr0;
292ebf1ca10SSoby Mathew 	uint32_t gicr_icfgr1;
293ebf1ca10SSoby Mathew 	uint32_t gicr_igrpmodr0;
294ebf1ca10SSoby Mathew 	uint32_t gicr_nsacr;
295ebf1ca10SSoby Mathew } gicv3_redist_ctx_t;
296ebf1ca10SSoby Mathew 
297ebf1ca10SSoby Mathew typedef struct gicv3_dist_ctx {
298ebf1ca10SSoby Mathew 	/* 64 bits registers */
299ebf1ca10SSoby Mathew 	uint64_t gicd_irouter[TOTAL_SPI_INTR_NUM];
300ebf1ca10SSoby Mathew 
301ebf1ca10SSoby Mathew 	/* 32 bits registers */
302ebf1ca10SSoby Mathew 	uint32_t gicd_ctlr;
303ebf1ca10SSoby Mathew 	uint32_t gicd_igroupr[GICD_NUM_REGS(IGROUPR)];
304ebf1ca10SSoby Mathew 	uint32_t gicd_isenabler[GICD_NUM_REGS(ISENABLER)];
305ebf1ca10SSoby Mathew 	uint32_t gicd_ispendr[GICD_NUM_REGS(ISPENDR)];
306ebf1ca10SSoby Mathew 	uint32_t gicd_isactiver[GICD_NUM_REGS(ISACTIVER)];
307ebf1ca10SSoby Mathew 	uint32_t gicd_ipriorityr[GICD_NUM_REGS(IPRIORITYR)];
308ebf1ca10SSoby Mathew 	uint32_t gicd_icfgr[GICD_NUM_REGS(ICFGR)];
309ebf1ca10SSoby Mathew 	uint32_t gicd_igrpmodr[GICD_NUM_REGS(IGRPMODR)];
310ebf1ca10SSoby Mathew 	uint32_t gicd_nsacr[GICD_NUM_REGS(NSACR)];
311ebf1ca10SSoby Mathew } gicv3_dist_ctx_t;
312ebf1ca10SSoby Mathew 
313b258278eSSoby Mathew typedef struct gicv3_its_ctx {
314b258278eSSoby Mathew 	/* 64 bits registers */
315b258278eSSoby Mathew 	uint64_t gits_cbaser;
316b258278eSSoby Mathew 	uint64_t gits_cwriter;
317b258278eSSoby Mathew 	uint64_t gits_baser[8];
318b258278eSSoby Mathew 
319b258278eSSoby Mathew 	/* 32 bits registers */
320b258278eSSoby Mathew 	uint32_t gits_ctlr;
321b258278eSSoby Mathew } gicv3_its_ctx_t;
322b258278eSSoby Mathew 
323df373737SAchin Gupta /*******************************************************************************
324df373737SAchin Gupta  * GICv3 EL3 driver API
325df373737SAchin Gupta  ******************************************************************************/
326df373737SAchin Gupta void gicv3_driver_init(const gicv3_driver_data_t *plat_driver_data);
327df373737SAchin Gupta void gicv3_distif_init(void);
328df373737SAchin Gupta void gicv3_rdistif_init(unsigned int proc_num);
329d780699bSJeenu Viswambharan void gicv3_rdistif_on(unsigned int proc_num);
330d780699bSJeenu Viswambharan void gicv3_rdistif_off(unsigned int proc_num);
331df373737SAchin Gupta void gicv3_cpuif_enable(unsigned int proc_num);
332df373737SAchin Gupta void gicv3_cpuif_disable(unsigned int proc_num);
333df373737SAchin Gupta unsigned int gicv3_get_pending_interrupt_type(void);
334df373737SAchin Gupta unsigned int gicv3_get_pending_interrupt_id(void);
335df373737SAchin Gupta unsigned int gicv3_get_interrupt_type(unsigned int id,
336df373737SAchin Gupta 					  unsigned int proc_num);
337ebf1ca10SSoby Mathew void gicv3_distif_init_restore(const gicv3_dist_ctx_t * const dist_ctx);
338ebf1ca10SSoby Mathew void gicv3_distif_save(gicv3_dist_ctx_t * const dist_ctx);
339ebf1ca10SSoby Mathew /*
340ebf1ca10SSoby Mathew  * gicv3_distif_post_restore and gicv3_distif_pre_save must be implemented if
341ebf1ca10SSoby Mathew  * gicv3_distif_save and gicv3_rdistif_init_restore are used. If no
342ebf1ca10SSoby Mathew  * implementation-defined sequence is needed at these steps, an empty function
343ebf1ca10SSoby Mathew  * can be provided.
344ebf1ca10SSoby Mathew  */
345ebf1ca10SSoby Mathew void gicv3_distif_post_restore(unsigned int proc_num);
346ebf1ca10SSoby Mathew void gicv3_distif_pre_save(unsigned int proc_num);
347ebf1ca10SSoby Mathew void gicv3_rdistif_init_restore(unsigned int proc_num, const gicv3_redist_ctx_t * const rdist_ctx);
348ebf1ca10SSoby Mathew void gicv3_rdistif_save(unsigned int proc_num, gicv3_redist_ctx_t * const rdist_ctx);
349b258278eSSoby Mathew void gicv3_its_save_disable(uintptr_t gits_base, gicv3_its_ctx_t * const its_ctx);
350b258278eSSoby Mathew void gicv3_its_restore(uintptr_t gits_base, const gicv3_its_ctx_t * const its_ctx);
351df373737SAchin Gupta 
352eb68ea9bSJeenu Viswambharan unsigned int gicv3_get_running_priority(void);
353*cbd3f370SJeenu Viswambharan unsigned int gicv3_get_interrupt_active(unsigned int id, unsigned int proc_num);
354eb68ea9bSJeenu Viswambharan 
355df373737SAchin Gupta #endif /* __ASSEMBLY__ */
356df373737SAchin Gupta #endif /* __GICV3_H__ */
357