1df373737SAchin Gupta /* 2ebf1ca10SSoby Mathew * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3df373737SAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5df373737SAchin Gupta */ 6df373737SAchin Gupta 7df373737SAchin Gupta #ifndef __GICV3_H__ 8df373737SAchin Gupta #define __GICV3_H__ 9df373737SAchin Gupta 10df373737SAchin Gupta /******************************************************************************* 11df373737SAchin Gupta * GICv3 miscellaneous definitions 12df373737SAchin Gupta ******************************************************************************/ 13df373737SAchin Gupta /* Interrupt group definitions */ 1403ffb6bdSSoby Mathew #define INTR_GROUP1S 0 1503ffb6bdSSoby Mathew #define INTR_GROUP0 1 1603ffb6bdSSoby Mathew #define INTR_GROUP1NS 2 17df373737SAchin Gupta 18df373737SAchin Gupta /* Interrupt IDs reported by the HPPIR and IAR registers */ 19df373737SAchin Gupta #define PENDING_G1S_INTID 1020 20df373737SAchin Gupta #define PENDING_G1NS_INTID 1021 21df373737SAchin Gupta 22df373737SAchin Gupta /* Constant to categorize LPI interrupt */ 23df373737SAchin Gupta #define MIN_LPI_ID 8192 24df373737SAchin Gupta 258db978b5SJeenu Viswambharan /* GICv3 can only target up to 16 PEs with SGI */ 268db978b5SJeenu Viswambharan #define GICV3_MAX_SGI_TARGETS 16 278db978b5SJeenu Viswambharan 28df373737SAchin Gupta /******************************************************************************* 29df373737SAchin Gupta * GICv3 specific Distributor interface register offsets and constants. 30df373737SAchin Gupta ******************************************************************************/ 31df373737SAchin Gupta #define GICD_STATUSR 0x10 32df373737SAchin Gupta #define GICD_SETSPI_NSR 0x40 33df373737SAchin Gupta #define GICD_CLRSPI_NSR 0x48 34df373737SAchin Gupta #define GICD_SETSPI_SR 0x50 35df373737SAchin Gupta #define GICD_CLRSPI_SR 0x50 36df373737SAchin Gupta #define GICD_IGRPMODR 0xd00 3761e30277SSoby Mathew /* 3861e30277SSoby Mathew * GICD_IROUTER<n> register is at 0x6000 + 8n, where n is the interrupt id and 3961e30277SSoby Mathew * n >= 32, making the effective offset as 0x6100. 4061e30277SSoby Mathew */ 4161e30277SSoby Mathew #define GICD_IROUTER 0x6000 42df373737SAchin Gupta #define GICD_PIDR2_GICV3 0xffe8 43df373737SAchin Gupta 44df373737SAchin Gupta #define IGRPMODR_SHIFT 5 45df373737SAchin Gupta 46df373737SAchin Gupta /* GICD_CTLR bit definitions */ 47df373737SAchin Gupta #define CTLR_ENABLE_G1NS_SHIFT 1 48df373737SAchin Gupta #define CTLR_ENABLE_G1S_SHIFT 2 49df373737SAchin Gupta #define CTLR_ARE_S_SHIFT 4 50df373737SAchin Gupta #define CTLR_ARE_NS_SHIFT 5 51df373737SAchin Gupta #define CTLR_DS_SHIFT 6 52df373737SAchin Gupta #define CTLR_E1NWF_SHIFT 7 53df373737SAchin Gupta #define GICD_CTLR_RWP_SHIFT 31 54df373737SAchin Gupta 55df373737SAchin Gupta #define CTLR_ENABLE_G1NS_MASK 0x1 56df373737SAchin Gupta #define CTLR_ENABLE_G1S_MASK 0x1 57df373737SAchin Gupta #define CTLR_ARE_S_MASK 0x1 58df373737SAchin Gupta #define CTLR_ARE_NS_MASK 0x1 59df373737SAchin Gupta #define CTLR_DS_MASK 0x1 60df373737SAchin Gupta #define CTLR_E1NWF_MASK 0x1 61df373737SAchin Gupta #define GICD_CTLR_RWP_MASK 0x1 62df373737SAchin Gupta 63df373737SAchin Gupta #define CTLR_ENABLE_G1NS_BIT (1 << CTLR_ENABLE_G1NS_SHIFT) 64df373737SAchin Gupta #define CTLR_ENABLE_G1S_BIT (1 << CTLR_ENABLE_G1S_SHIFT) 65df373737SAchin Gupta #define CTLR_ARE_S_BIT (1 << CTLR_ARE_S_SHIFT) 66df373737SAchin Gupta #define CTLR_ARE_NS_BIT (1 << CTLR_ARE_NS_SHIFT) 67df373737SAchin Gupta #define CTLR_DS_BIT (1 << CTLR_DS_SHIFT) 68df373737SAchin Gupta #define CTLR_E1NWF_BIT (1 << CTLR_E1NWF_SHIFT) 69df373737SAchin Gupta #define GICD_CTLR_RWP_BIT (1 << GICD_CTLR_RWP_SHIFT) 70df373737SAchin Gupta 71df373737SAchin Gupta /* GICD_IROUTER shifts and masks */ 72ebf1ca10SSoby Mathew #define IROUTER_SHIFT 0 73df373737SAchin Gupta #define IROUTER_IRM_SHIFT 31 74df373737SAchin Gupta #define IROUTER_IRM_MASK 0x1 75df373737SAchin Gupta 76fc529feeSJeenu Viswambharan #define GICV3_IRM_PE 0 77fc529feeSJeenu Viswambharan #define GICV3_IRM_ANY 1 78fc529feeSJeenu Viswambharan 79ebf1ca10SSoby Mathew #define NUM_OF_DIST_REGS 30 80ebf1ca10SSoby Mathew 81df373737SAchin Gupta /******************************************************************************* 82df373737SAchin Gupta * GICv3 Re-distributor interface registers & constants 83df373737SAchin Gupta ******************************************************************************/ 84df373737SAchin Gupta #define GICR_PCPUBASE_SHIFT 0x11 85df373737SAchin Gupta #define GICR_SGIBASE_OFFSET (1 << 0x10) /* 64 KB */ 86df373737SAchin Gupta #define GICR_CTLR 0x0 87df373737SAchin Gupta #define GICR_TYPER 0x08 88df373737SAchin Gupta #define GICR_WAKER 0x14 89ebf1ca10SSoby Mathew #define GICR_PROPBASER 0x70 90ebf1ca10SSoby Mathew #define GICR_PENDBASER 0x78 91df373737SAchin Gupta #define GICR_IGROUPR0 (GICR_SGIBASE_OFFSET + 0x80) 92df373737SAchin Gupta #define GICR_ISENABLER0 (GICR_SGIBASE_OFFSET + 0x100) 93df373737SAchin Gupta #define GICR_ICENABLER0 (GICR_SGIBASE_OFFSET + 0x180) 94ebf1ca10SSoby Mathew #define GICR_ISPENDR0 (GICR_SGIBASE_OFFSET + 0x200) 95ebf1ca10SSoby Mathew #define GICR_ICPENDR0 (GICR_SGIBASE_OFFSET + 0x280) 96ebf1ca10SSoby Mathew #define GICR_ISACTIVER0 (GICR_SGIBASE_OFFSET + 0x300) 97ebf1ca10SSoby Mathew #define GICR_ICACTIVER0 (GICR_SGIBASE_OFFSET + 0x380) 98df373737SAchin Gupta #define GICR_IPRIORITYR (GICR_SGIBASE_OFFSET + 0x400) 99df373737SAchin Gupta #define GICR_ICFGR0 (GICR_SGIBASE_OFFSET + 0xc00) 100df373737SAchin Gupta #define GICR_ICFGR1 (GICR_SGIBASE_OFFSET + 0xc04) 101df373737SAchin Gupta #define GICR_IGRPMODR0 (GICR_SGIBASE_OFFSET + 0xd00) 102ebf1ca10SSoby Mathew #define GICR_NSACR (GICR_SGIBASE_OFFSET + 0xe00) 103df373737SAchin Gupta 104df373737SAchin Gupta /* GICR_CTLR bit definitions */ 105ebf1ca10SSoby Mathew #define GICR_CTLR_UWP_SHIFT 31 106ebf1ca10SSoby Mathew #define GICR_CTLR_UWP_MASK 0x1 107ebf1ca10SSoby Mathew #define GICR_CTLR_UWP_BIT (1U << GICR_CTLR_UWP_SHIFT) 108df373737SAchin Gupta #define GICR_CTLR_RWP_SHIFT 3 109df373737SAchin Gupta #define GICR_CTLR_RWP_MASK 0x1 110ebf1ca10SSoby Mathew #define GICR_CTLR_RWP_BIT (1U << GICR_CTLR_RWP_SHIFT) 111ebf1ca10SSoby Mathew #define GICR_CTLR_EN_LPIS_BIT (1U << 0) 112df373737SAchin Gupta 113df373737SAchin Gupta /* GICR_WAKER bit definitions */ 114df373737SAchin Gupta #define WAKER_CA_SHIFT 2 115df373737SAchin Gupta #define WAKER_PS_SHIFT 1 116df373737SAchin Gupta 117df373737SAchin Gupta #define WAKER_CA_MASK 0x1 118df373737SAchin Gupta #define WAKER_PS_MASK 0x1 119df373737SAchin Gupta 120df373737SAchin Gupta #define WAKER_CA_BIT (1 << WAKER_CA_SHIFT) 121df373737SAchin Gupta #define WAKER_PS_BIT (1 << WAKER_PS_SHIFT) 122df373737SAchin Gupta 123df373737SAchin Gupta /* GICR_TYPER bit definitions */ 124df373737SAchin Gupta #define TYPER_AFF_VAL_SHIFT 32 125df373737SAchin Gupta #define TYPER_PROC_NUM_SHIFT 8 126df373737SAchin Gupta #define TYPER_LAST_SHIFT 4 127df373737SAchin Gupta 128df373737SAchin Gupta #define TYPER_AFF_VAL_MASK 0xffffffff 129df373737SAchin Gupta #define TYPER_PROC_NUM_MASK 0xffff 130df373737SAchin Gupta #define TYPER_LAST_MASK 0x1 131df373737SAchin Gupta 132df373737SAchin Gupta #define TYPER_LAST_BIT (1 << TYPER_LAST_SHIFT) 133df373737SAchin Gupta 134ebf1ca10SSoby Mathew #define NUM_OF_REDIST_REGS 30 135ebf1ca10SSoby Mathew 136df373737SAchin Gupta /******************************************************************************* 137df373737SAchin Gupta * GICv3 CPU interface registers & constants 138df373737SAchin Gupta ******************************************************************************/ 139df373737SAchin Gupta /* ICC_SRE bit definitions*/ 140df373737SAchin Gupta #define ICC_SRE_EN_BIT (1 << 3) 141df373737SAchin Gupta #define ICC_SRE_DIB_BIT (1 << 2) 142df373737SAchin Gupta #define ICC_SRE_DFB_BIT (1 << 1) 143df373737SAchin Gupta #define ICC_SRE_SRE_BIT (1 << 0) 144df373737SAchin Gupta 145df373737SAchin Gupta /* ICC_IGRPEN1_EL3 bit definitions */ 146df373737SAchin Gupta #define IGRPEN1_EL3_ENABLE_G1NS_SHIFT 0 147df373737SAchin Gupta #define IGRPEN1_EL3_ENABLE_G1S_SHIFT 1 148df373737SAchin Gupta 149df373737SAchin Gupta #define IGRPEN1_EL3_ENABLE_G1NS_BIT (1 << IGRPEN1_EL3_ENABLE_G1NS_SHIFT) 150df373737SAchin Gupta #define IGRPEN1_EL3_ENABLE_G1S_BIT (1 << IGRPEN1_EL3_ENABLE_G1S_SHIFT) 151df373737SAchin Gupta 152df373737SAchin Gupta /* ICC_IGRPEN0_EL1 bit definitions */ 153df373737SAchin Gupta #define IGRPEN1_EL1_ENABLE_G0_SHIFT 0 154df373737SAchin Gupta #define IGRPEN1_EL1_ENABLE_G0_BIT (1 << IGRPEN1_EL1_ENABLE_G0_SHIFT) 155df373737SAchin Gupta 156df373737SAchin Gupta /* ICC_HPPIR0_EL1 bit definitions */ 157df373737SAchin Gupta #define HPPIR0_EL1_INTID_SHIFT 0 158df373737SAchin Gupta #define HPPIR0_EL1_INTID_MASK 0xffffff 159df373737SAchin Gupta 160df373737SAchin Gupta /* ICC_HPPIR1_EL1 bit definitions */ 161df373737SAchin Gupta #define HPPIR1_EL1_INTID_SHIFT 0 162df373737SAchin Gupta #define HPPIR1_EL1_INTID_MASK 0xffffff 163df373737SAchin Gupta 164df373737SAchin Gupta /* ICC_IAR0_EL1 bit definitions */ 165df373737SAchin Gupta #define IAR0_EL1_INTID_SHIFT 0 166df373737SAchin Gupta #define IAR0_EL1_INTID_MASK 0xffffff 167df373737SAchin Gupta 168df373737SAchin Gupta /* ICC_IAR1_EL1 bit definitions */ 169df373737SAchin Gupta #define IAR1_EL1_INTID_SHIFT 0 170df373737SAchin Gupta #define IAR1_EL1_INTID_MASK 0xffffff 171df373737SAchin Gupta 1728db978b5SJeenu Viswambharan /* ICC SGI macros */ 1738db978b5SJeenu Viswambharan #define SGIR_TGT_MASK 0xffff 1748db978b5SJeenu Viswambharan #define SGIR_AFF1_SHIFT 16 1758db978b5SJeenu Viswambharan #define SGIR_INTID_SHIFT 24 1768db978b5SJeenu Viswambharan #define SGIR_INTID_MASK 0xf 1778db978b5SJeenu Viswambharan #define SGIR_AFF2_SHIFT 32 1788db978b5SJeenu Viswambharan #define SGIR_IRM_SHIFT 40 1798db978b5SJeenu Viswambharan #define SGIR_IRM_MASK 0x1 1808db978b5SJeenu Viswambharan #define SGIR_AFF3_SHIFT 48 1818db978b5SJeenu Viswambharan #define SGIR_AFF_MASK 0xf 1828db978b5SJeenu Viswambharan 1838db978b5SJeenu Viswambharan #define SGIR_IRM_TO_AFF 0 1848db978b5SJeenu Viswambharan 1858db978b5SJeenu Viswambharan #define GICV3_SGIR_VALUE(aff3, aff2, aff1, intid, irm, tgt) \ 1868db978b5SJeenu Viswambharan ((((uint64_t) (aff3) & SGIR_AFF_MASK) << SGIR_AFF3_SHIFT) | \ 1878db978b5SJeenu Viswambharan (((uint64_t) (irm) & SGIR_IRM_MASK) << SGIR_IRM_SHIFT) | \ 1888db978b5SJeenu Viswambharan (((uint64_t) (aff2) & SGIR_AFF_MASK) << SGIR_AFF2_SHIFT) | \ 1898db978b5SJeenu Viswambharan (((intid) & SGIR_INTID_MASK) << SGIR_INTID_SHIFT) | \ 1908db978b5SJeenu Viswambharan (((aff1) & SGIR_AFF_MASK) << SGIR_AFF1_SHIFT) | \ 1918db978b5SJeenu Viswambharan ((tgt) & SGIR_TGT_MASK)) 1928db978b5SJeenu Viswambharan 193b258278eSSoby Mathew /***************************************************************************** 194b258278eSSoby Mathew * GICv3 ITS registers and constants 195b258278eSSoby Mathew *****************************************************************************/ 196b258278eSSoby Mathew 197b258278eSSoby Mathew #define GITS_CTLR 0x0 198b258278eSSoby Mathew #define GITS_IIDR 0x4 199b258278eSSoby Mathew #define GITS_TYPER 0x8 200b258278eSSoby Mathew #define GITS_CBASER 0x80 201b258278eSSoby Mathew #define GITS_CWRITER 0x88 202b258278eSSoby Mathew #define GITS_CREADR 0x90 203b258278eSSoby Mathew #define GITS_BASER 0x100 204b258278eSSoby Mathew 205b258278eSSoby Mathew /* GITS_CTLR bit definitions */ 206b258278eSSoby Mathew #define GITS_CTLR_ENABLED_BIT 1 207b258278eSSoby Mathew #define GITS_CTLR_QUIESCENT_SHIFT 31 208b258278eSSoby Mathew #define GITS_CTLR_QUIESCENT_BIT (1U << GITS_CTLR_QUIESCENT_SHIFT) 209b258278eSSoby Mathew 210df373737SAchin Gupta #ifndef __ASSEMBLY__ 211df373737SAchin Gupta 212ebf1ca10SSoby Mathew #include <gic_common.h> 213*c639e8ebSJeenu Viswambharan #include <interrupt_props.h> 214df373737SAchin Gupta #include <stdint.h> 2154c0d0390SSoby Mathew #include <types.h> 216ebf1ca10SSoby Mathew #include <utils_def.h> 217df373737SAchin Gupta 218df373737SAchin Gupta #define gicv3_is_intr_id_special_identifier(id) \ 219df373737SAchin Gupta (((id) >= PENDING_G1S_INTID) && ((id) <= GIC_SPURIOUS_INTERRUPT)) 220df373737SAchin Gupta 221df373737SAchin Gupta /******************************************************************************* 222df373737SAchin Gupta * Helper GICv3 macros for SEL1 223df373737SAchin Gupta ******************************************************************************/ 224df373737SAchin Gupta #define gicv3_acknowledge_interrupt_sel1() read_icc_iar1_el1() &\ 225df373737SAchin Gupta IAR1_EL1_INTID_MASK 226df373737SAchin Gupta #define gicv3_get_pending_interrupt_id_sel1() read_icc_hppir1_el1() &\ 227df373737SAchin Gupta HPPIR1_EL1_INTID_MASK 228df373737SAchin Gupta #define gicv3_end_of_interrupt_sel1(id) write_icc_eoir1_el1(id) 229df373737SAchin Gupta 230df373737SAchin Gupta 231df373737SAchin Gupta /******************************************************************************* 232df373737SAchin Gupta * Helper GICv3 macros for EL3 233df373737SAchin Gupta ******************************************************************************/ 234df373737SAchin Gupta #define gicv3_acknowledge_interrupt() read_icc_iar0_el1() &\ 235df373737SAchin Gupta IAR0_EL1_INTID_MASK 236df373737SAchin Gupta #define gicv3_end_of_interrupt(id) write_icc_eoir0_el1(id) 237df373737SAchin Gupta 238ebf1ca10SSoby Mathew /* 239ebf1ca10SSoby Mathew * This macro returns the total number of GICD registers corresponding to 240ebf1ca10SSoby Mathew * the name. 241ebf1ca10SSoby Mathew */ 242ebf1ca10SSoby Mathew #define GICD_NUM_REGS(reg_name) \ 243ebf1ca10SSoby Mathew DIV_ROUND_UP_2EVAL(TOTAL_SPI_INTR_NUM, (1 << reg_name ## _SHIFT)) 244ebf1ca10SSoby Mathew 245ebf1ca10SSoby Mathew #define GICR_NUM_REGS(reg_name) \ 246ebf1ca10SSoby Mathew DIV_ROUND_UP_2EVAL(TOTAL_PCPU_INTR_NUM, (1 << reg_name ## _SHIFT)) 247ebf1ca10SSoby Mathew 248df373737SAchin Gupta /******************************************************************************* 249df373737SAchin Gupta * This structure describes some of the implementation defined attributes of the 250df373737SAchin Gupta * GICv3 IP. It is used by the platform port to specify these attributes in order 251df373737SAchin Gupta * to initialise the GICV3 driver. The attributes are described below. 252df373737SAchin Gupta * 253*c639e8ebSJeenu Viswambharan * The 'gicd_base' field contains the base address of the Distributor interface 254*c639e8ebSJeenu Viswambharan * programmer's view. 255*c639e8ebSJeenu Viswambharan * 256*c639e8ebSJeenu Viswambharan * The 'gicr_base' field contains the base address of the Re-distributor 257df373737SAchin Gupta * interface programmer's view. 258df373737SAchin Gupta * 259*c639e8ebSJeenu Viswambharan * The 'g0_interrupt_array' field is a pointer to an array in which each entry 260*c639e8ebSJeenu Viswambharan * corresponds to an ID of a Group 0 interrupt. This field is ignored when 261*c639e8ebSJeenu Viswambharan * 'interrupt_props' field is used. This field is deprecated. 262df373737SAchin Gupta * 263*c639e8ebSJeenu Viswambharan * The 'g0_interrupt_num' field contains the number of entries in the 264*c639e8ebSJeenu Viswambharan * 'g0_interrupt_array'. This field is ignored when 'interrupt_props' field is 265*c639e8ebSJeenu Viswambharan * used. This field is deprecated. 266df373737SAchin Gupta * 267*c639e8ebSJeenu Viswambharan * The 'g1s_interrupt_array' field is a pointer to an array in which each entry 268*c639e8ebSJeenu Viswambharan * corresponds to an ID of a Group 1 interrupt. This field is ignored when 269*c639e8ebSJeenu Viswambharan * 'interrupt_props' field is used. This field is deprecated. 270df373737SAchin Gupta * 271*c639e8ebSJeenu Viswambharan * The 'g1s_interrupt_num' field contains the number of entries in the 272*c639e8ebSJeenu Viswambharan * 'g1s_interrupt_array'. This field must be 0 if 'interrupt_props' field is 273*c639e8ebSJeenu Viswambharan * used. This field is ignored when 'interrupt_props' field is used. This field 274*c639e8ebSJeenu Viswambharan * is deprecated. 275df373737SAchin Gupta * 276*c639e8ebSJeenu Viswambharan * The 'interrupt_props' field is a pointer to an array that enumerates secure 277*c639e8ebSJeenu Viswambharan * interrupts and their properties. If this field is not NULL, both 278*c639e8ebSJeenu Viswambharan * 'g0_interrupt_array' and 'g1s_interrupt_array' fields are ignored. 279df373737SAchin Gupta * 280*c639e8ebSJeenu Viswambharan * The 'interrupt_props_num' field contains the number of entries in the 281*c639e8ebSJeenu Viswambharan * 'interrupt_props' array. If this field is non-zero, both 'g0_interrupt_num' 282*c639e8ebSJeenu Viswambharan * and 'g1s_interrupt_num' are ignored. 283*c639e8ebSJeenu Viswambharan * 284*c639e8ebSJeenu Viswambharan * The 'rdistif_num' field contains the number of Redistributor interfaces the 285*c639e8ebSJeenu Viswambharan * GIC implements. This is equal to the number of CPUs or CPU interfaces 286df373737SAchin Gupta * instantiated in the GIC. 287df373737SAchin Gupta * 288*c639e8ebSJeenu Viswambharan * The 'rdistif_base_addrs' field is a pointer to an array that has an entry for 289*c639e8ebSJeenu Viswambharan * storing the base address of the Redistributor interface frame of each CPU in 290*c639e8ebSJeenu Viswambharan * the system. The size of the array = 'rdistif_num'. The base addresses are 291*c639e8ebSJeenu Viswambharan * detected during driver initialisation. 292df373737SAchin Gupta * 293*c639e8ebSJeenu Viswambharan * The 'mpidr_to_core_pos' field is a pointer to a hash function which the 294*c639e8ebSJeenu Viswambharan * driver will use to convert an MPIDR value to a linear core index. This index 295*c639e8ebSJeenu Viswambharan * will be used for accessing the 'rdistif_base_addrs' array. This is an 296*c639e8ebSJeenu Viswambharan * optional field. A GICv3 implementation maps each MPIDR to a linear core index 297*c639e8ebSJeenu Viswambharan * as well. This mapping can be found by reading the "Affinity Value" and 298*c639e8ebSJeenu Viswambharan * "Processor Number" fields in the GICR_TYPER. It is IMP. DEF. if the 299df373737SAchin Gupta * "Processor Numbers" are suitable to index into an array to access core 300*c639e8ebSJeenu Viswambharan * specific information. If this not the case, the platform port must provide a 301*c639e8ebSJeenu Viswambharan * hash function. Otherwise, the "Processor Number" field will be used to access 302*c639e8ebSJeenu Viswambharan * the array elements. 303df373737SAchin Gupta ******************************************************************************/ 3044c0d0390SSoby Mathew typedef unsigned int (*mpidr_hash_fn)(u_register_t mpidr); 305df373737SAchin Gupta 306df373737SAchin Gupta typedef struct gicv3_driver_data { 307df373737SAchin Gupta uintptr_t gicd_base; 308df373737SAchin Gupta uintptr_t gicr_base; 309*c639e8ebSJeenu Viswambharan #if !ERROR_DEPRECATED 310df373737SAchin Gupta unsigned int g0_interrupt_num; 311df373737SAchin Gupta unsigned int g1s_interrupt_num; 312df373737SAchin Gupta const unsigned int *g0_interrupt_array; 313df373737SAchin Gupta const unsigned int *g1s_interrupt_array; 314*c639e8ebSJeenu Viswambharan #endif 315*c639e8ebSJeenu Viswambharan const interrupt_prop_t *interrupt_props; 316*c639e8ebSJeenu Viswambharan unsigned int interrupt_props_num; 317df373737SAchin Gupta unsigned int rdistif_num; 318df373737SAchin Gupta uintptr_t *rdistif_base_addrs; 319df373737SAchin Gupta mpidr_hash_fn mpidr_to_core_pos; 320df373737SAchin Gupta } gicv3_driver_data_t; 321df373737SAchin Gupta 322ebf1ca10SSoby Mathew typedef struct gicv3_redist_ctx { 323ebf1ca10SSoby Mathew /* 64 bits registers */ 324ebf1ca10SSoby Mathew uint64_t gicr_propbaser; 325ebf1ca10SSoby Mathew uint64_t gicr_pendbaser; 326ebf1ca10SSoby Mathew 327ebf1ca10SSoby Mathew /* 32 bits registers */ 328ebf1ca10SSoby Mathew uint32_t gicr_ctlr; 329ebf1ca10SSoby Mathew uint32_t gicr_igroupr0; 330ebf1ca10SSoby Mathew uint32_t gicr_isenabler0; 331ebf1ca10SSoby Mathew uint32_t gicr_ispendr0; 332ebf1ca10SSoby Mathew uint32_t gicr_isactiver0; 333ebf1ca10SSoby Mathew uint32_t gicr_ipriorityr[GICR_NUM_REGS(IPRIORITYR)]; 334ebf1ca10SSoby Mathew uint32_t gicr_icfgr0; 335ebf1ca10SSoby Mathew uint32_t gicr_icfgr1; 336ebf1ca10SSoby Mathew uint32_t gicr_igrpmodr0; 337ebf1ca10SSoby Mathew uint32_t gicr_nsacr; 338ebf1ca10SSoby Mathew } gicv3_redist_ctx_t; 339ebf1ca10SSoby Mathew 340ebf1ca10SSoby Mathew typedef struct gicv3_dist_ctx { 341ebf1ca10SSoby Mathew /* 64 bits registers */ 342ebf1ca10SSoby Mathew uint64_t gicd_irouter[TOTAL_SPI_INTR_NUM]; 343ebf1ca10SSoby Mathew 344ebf1ca10SSoby Mathew /* 32 bits registers */ 345ebf1ca10SSoby Mathew uint32_t gicd_ctlr; 346ebf1ca10SSoby Mathew uint32_t gicd_igroupr[GICD_NUM_REGS(IGROUPR)]; 347ebf1ca10SSoby Mathew uint32_t gicd_isenabler[GICD_NUM_REGS(ISENABLER)]; 348ebf1ca10SSoby Mathew uint32_t gicd_ispendr[GICD_NUM_REGS(ISPENDR)]; 349ebf1ca10SSoby Mathew uint32_t gicd_isactiver[GICD_NUM_REGS(ISACTIVER)]; 350ebf1ca10SSoby Mathew uint32_t gicd_ipriorityr[GICD_NUM_REGS(IPRIORITYR)]; 351ebf1ca10SSoby Mathew uint32_t gicd_icfgr[GICD_NUM_REGS(ICFGR)]; 352ebf1ca10SSoby Mathew uint32_t gicd_igrpmodr[GICD_NUM_REGS(IGRPMODR)]; 353ebf1ca10SSoby Mathew uint32_t gicd_nsacr[GICD_NUM_REGS(NSACR)]; 354ebf1ca10SSoby Mathew } gicv3_dist_ctx_t; 355ebf1ca10SSoby Mathew 356b258278eSSoby Mathew typedef struct gicv3_its_ctx { 357b258278eSSoby Mathew /* 64 bits registers */ 358b258278eSSoby Mathew uint64_t gits_cbaser; 359b258278eSSoby Mathew uint64_t gits_cwriter; 360b258278eSSoby Mathew uint64_t gits_baser[8]; 361b258278eSSoby Mathew 362b258278eSSoby Mathew /* 32 bits registers */ 363b258278eSSoby Mathew uint32_t gits_ctlr; 364b258278eSSoby Mathew } gicv3_its_ctx_t; 365b258278eSSoby Mathew 366df373737SAchin Gupta /******************************************************************************* 367df373737SAchin Gupta * GICv3 EL3 driver API 368df373737SAchin Gupta ******************************************************************************/ 369df373737SAchin Gupta void gicv3_driver_init(const gicv3_driver_data_t *plat_driver_data); 370df373737SAchin Gupta void gicv3_distif_init(void); 371df373737SAchin Gupta void gicv3_rdistif_init(unsigned int proc_num); 372d780699bSJeenu Viswambharan void gicv3_rdistif_on(unsigned int proc_num); 373d780699bSJeenu Viswambharan void gicv3_rdistif_off(unsigned int proc_num); 374df373737SAchin Gupta void gicv3_cpuif_enable(unsigned int proc_num); 375df373737SAchin Gupta void gicv3_cpuif_disable(unsigned int proc_num); 376df373737SAchin Gupta unsigned int gicv3_get_pending_interrupt_type(void); 377df373737SAchin Gupta unsigned int gicv3_get_pending_interrupt_id(void); 378df373737SAchin Gupta unsigned int gicv3_get_interrupt_type(unsigned int id, 379df373737SAchin Gupta unsigned int proc_num); 380ebf1ca10SSoby Mathew void gicv3_distif_init_restore(const gicv3_dist_ctx_t * const dist_ctx); 381ebf1ca10SSoby Mathew void gicv3_distif_save(gicv3_dist_ctx_t * const dist_ctx); 382ebf1ca10SSoby Mathew /* 383ebf1ca10SSoby Mathew * gicv3_distif_post_restore and gicv3_distif_pre_save must be implemented if 384ebf1ca10SSoby Mathew * gicv3_distif_save and gicv3_rdistif_init_restore are used. If no 385ebf1ca10SSoby Mathew * implementation-defined sequence is needed at these steps, an empty function 386ebf1ca10SSoby Mathew * can be provided. 387ebf1ca10SSoby Mathew */ 388ebf1ca10SSoby Mathew void gicv3_distif_post_restore(unsigned int proc_num); 389ebf1ca10SSoby Mathew void gicv3_distif_pre_save(unsigned int proc_num); 390ebf1ca10SSoby Mathew void gicv3_rdistif_init_restore(unsigned int proc_num, const gicv3_redist_ctx_t * const rdist_ctx); 391ebf1ca10SSoby Mathew void gicv3_rdistif_save(unsigned int proc_num, gicv3_redist_ctx_t * const rdist_ctx); 392b258278eSSoby Mathew void gicv3_its_save_disable(uintptr_t gits_base, gicv3_its_ctx_t * const its_ctx); 393b258278eSSoby Mathew void gicv3_its_restore(uintptr_t gits_base, const gicv3_its_ctx_t * const its_ctx); 394df373737SAchin Gupta 395eb68ea9bSJeenu Viswambharan unsigned int gicv3_get_running_priority(void); 396cbd3f370SJeenu Viswambharan unsigned int gicv3_get_interrupt_active(unsigned int id, unsigned int proc_num); 397979225f4SJeenu Viswambharan void gicv3_enable_interrupt(unsigned int id, unsigned int proc_num); 398979225f4SJeenu Viswambharan void gicv3_disable_interrupt(unsigned int id, unsigned int proc_num); 399f3a86600SJeenu Viswambharan void gicv3_set_interrupt_priority(unsigned int id, unsigned int proc_num, 400f3a86600SJeenu Viswambharan unsigned int priority); 40174dce7faSJeenu Viswambharan void gicv3_set_interrupt_type(unsigned int id, unsigned int proc_num, 40274dce7faSJeenu Viswambharan unsigned int group); 4038db978b5SJeenu Viswambharan void gicv3_raise_secure_g0_sgi(int sgi_num, u_register_t target); 404fc529feeSJeenu Viswambharan void gicv3_set_spi_routing(unsigned int id, unsigned int irm, 405fc529feeSJeenu Viswambharan u_register_t mpidr); 406a2816a16SJeenu Viswambharan void gicv3_set_interrupt_pending(unsigned int id, unsigned int proc_num); 407a2816a16SJeenu Viswambharan void gicv3_clear_interrupt_pending(unsigned int id, unsigned int proc_num); 408d55a4450SJeenu Viswambharan unsigned int gicv3_set_pmr(unsigned int mask); 409eb68ea9bSJeenu Viswambharan 410df373737SAchin Gupta #endif /* __ASSEMBLY__ */ 411df373737SAchin Gupta #endif /* __GICV3_H__ */ 412