xref: /rk3399_ARM-atf/include/drivers/arm/gicv3.h (revision c3cf06f1a3a9b9ee8ac7a0ae505f95c45f7dca84)
1df373737SAchin Gupta /*
2dc6aad2eSRoberto Vargas  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3df373737SAchin Gupta  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5df373737SAchin Gupta  */
6df373737SAchin Gupta 
7*c3cf06f1SAntonio Nino Diaz #ifndef GICV3_H
8*c3cf06f1SAntonio Nino Diaz #define GICV3_H
9df373737SAchin Gupta 
10df373737SAchin Gupta /*******************************************************************************
11df373737SAchin Gupta  * GICv3 miscellaneous definitions
12df373737SAchin Gupta  ******************************************************************************/
13df373737SAchin Gupta /* Interrupt group definitions */
148782922cSAntonio Nino Diaz #define INTR_GROUP1S		U(0)
158782922cSAntonio Nino Diaz #define INTR_GROUP0		U(1)
168782922cSAntonio Nino Diaz #define INTR_GROUP1NS		U(2)
17df373737SAchin Gupta 
18df373737SAchin Gupta /* Interrupt IDs reported by the HPPIR and IAR registers */
198782922cSAntonio Nino Diaz #define PENDING_G1S_INTID	U(1020)
208782922cSAntonio Nino Diaz #define PENDING_G1NS_INTID	U(1021)
21df373737SAchin Gupta 
22df373737SAchin Gupta /* Constant to categorize LPI interrupt */
238782922cSAntonio Nino Diaz #define MIN_LPI_ID		U(8192)
24df373737SAchin Gupta 
258db978b5SJeenu Viswambharan /* GICv3 can only target up to 16 PEs with SGI */
268782922cSAntonio Nino Diaz #define GICV3_MAX_SGI_TARGETS	U(16)
278db978b5SJeenu Viswambharan 
28df373737SAchin Gupta /*******************************************************************************
29df373737SAchin Gupta  * GICv3 specific Distributor interface register offsets and constants.
30df373737SAchin Gupta  ******************************************************************************/
318782922cSAntonio Nino Diaz #define GICD_STATUSR		U(0x10)
328782922cSAntonio Nino Diaz #define GICD_SETSPI_NSR		U(0x40)
338782922cSAntonio Nino Diaz #define GICD_CLRSPI_NSR		U(0x48)
348782922cSAntonio Nino Diaz #define GICD_SETSPI_SR		U(0x50)
358782922cSAntonio Nino Diaz #define GICD_CLRSPI_SR		U(0x50)
368782922cSAntonio Nino Diaz #define GICD_IGRPMODR		U(0xd00)
3761e30277SSoby Mathew /*
3861e30277SSoby Mathew  * GICD_IROUTER<n> register is at 0x6000 + 8n, where n is the interrupt id and
3961e30277SSoby Mathew  * n >= 32, making the effective offset as 0x6100.
4061e30277SSoby Mathew  */
418782922cSAntonio Nino Diaz #define GICD_IROUTER		U(0x6000)
428782922cSAntonio Nino Diaz #define GICD_PIDR2_GICV3	U(0xffe8)
43df373737SAchin Gupta 
44df373737SAchin Gupta #define IGRPMODR_SHIFT		5
45df373737SAchin Gupta 
46df373737SAchin Gupta /* GICD_CTLR bit definitions */
47df373737SAchin Gupta #define CTLR_ENABLE_G1NS_SHIFT		1
48df373737SAchin Gupta #define CTLR_ENABLE_G1S_SHIFT		2
49df373737SAchin Gupta #define CTLR_ARE_S_SHIFT		4
50df373737SAchin Gupta #define CTLR_ARE_NS_SHIFT		5
51df373737SAchin Gupta #define CTLR_DS_SHIFT			6
52df373737SAchin Gupta #define CTLR_E1NWF_SHIFT		7
53df373737SAchin Gupta #define GICD_CTLR_RWP_SHIFT		31
54df373737SAchin Gupta 
558782922cSAntonio Nino Diaz #define CTLR_ENABLE_G1NS_MASK		U(0x1)
568782922cSAntonio Nino Diaz #define CTLR_ENABLE_G1S_MASK		U(0x1)
578782922cSAntonio Nino Diaz #define CTLR_ARE_S_MASK			U(0x1)
588782922cSAntonio Nino Diaz #define CTLR_ARE_NS_MASK		U(0x1)
598782922cSAntonio Nino Diaz #define CTLR_DS_MASK			U(0x1)
608782922cSAntonio Nino Diaz #define CTLR_E1NWF_MASK			U(0x1)
618782922cSAntonio Nino Diaz #define GICD_CTLR_RWP_MASK		U(0x1)
62df373737SAchin Gupta 
638782922cSAntonio Nino Diaz #define CTLR_ENABLE_G1NS_BIT		BIT_32(CTLR_ENABLE_G1NS_SHIFT)
648782922cSAntonio Nino Diaz #define CTLR_ENABLE_G1S_BIT		BIT_32(CTLR_ENABLE_G1S_SHIFT)
658782922cSAntonio Nino Diaz #define CTLR_ARE_S_BIT			BIT_32(CTLR_ARE_S_SHIFT)
668782922cSAntonio Nino Diaz #define CTLR_ARE_NS_BIT			BIT_32(CTLR_ARE_NS_SHIFT)
678782922cSAntonio Nino Diaz #define CTLR_DS_BIT			BIT_32(CTLR_DS_SHIFT)
688782922cSAntonio Nino Diaz #define CTLR_E1NWF_BIT			BIT_32(CTLR_E1NWF_SHIFT)
698782922cSAntonio Nino Diaz #define GICD_CTLR_RWP_BIT		BIT_32(GICD_CTLR_RWP_SHIFT)
70df373737SAchin Gupta 
71df373737SAchin Gupta /* GICD_IROUTER shifts and masks */
72ebf1ca10SSoby Mathew #define IROUTER_SHIFT		0
73df373737SAchin Gupta #define IROUTER_IRM_SHIFT	31
748782922cSAntonio Nino Diaz #define IROUTER_IRM_MASK	U(0x1)
75df373737SAchin Gupta 
768782922cSAntonio Nino Diaz #define GICV3_IRM_PE		U(0)
778782922cSAntonio Nino Diaz #define GICV3_IRM_ANY		U(1)
78fc529feeSJeenu Viswambharan 
79ebf1ca10SSoby Mathew #define NUM_OF_DIST_REGS	30
80ebf1ca10SSoby Mathew 
81df373737SAchin Gupta /*******************************************************************************
82df373737SAchin Gupta  * GICv3 Re-distributor interface registers & constants
83df373737SAchin Gupta  ******************************************************************************/
84df373737SAchin Gupta #define GICR_PCPUBASE_SHIFT	0x11
858782922cSAntonio Nino Diaz #define GICR_SGIBASE_OFFSET	U(65536)	/* 64 KB */
868782922cSAntonio Nino Diaz #define GICR_CTLR		U(0x0)
878782922cSAntonio Nino Diaz #define GICR_TYPER		U(0x08)
888782922cSAntonio Nino Diaz #define GICR_WAKER		U(0x14)
898782922cSAntonio Nino Diaz #define GICR_PROPBASER		U(0x70)
908782922cSAntonio Nino Diaz #define GICR_PENDBASER		U(0x78)
918782922cSAntonio Nino Diaz #define GICR_IGROUPR0		(GICR_SGIBASE_OFFSET + U(0x80))
928782922cSAntonio Nino Diaz #define GICR_ISENABLER0		(GICR_SGIBASE_OFFSET + U(0x100))
938782922cSAntonio Nino Diaz #define GICR_ICENABLER0		(GICR_SGIBASE_OFFSET + U(0x180))
948782922cSAntonio Nino Diaz #define GICR_ISPENDR0		(GICR_SGIBASE_OFFSET + U(0x200))
958782922cSAntonio Nino Diaz #define GICR_ICPENDR0		(GICR_SGIBASE_OFFSET + U(0x280))
968782922cSAntonio Nino Diaz #define GICR_ISACTIVER0		(GICR_SGIBASE_OFFSET + U(0x300))
978782922cSAntonio Nino Diaz #define GICR_ICACTIVER0		(GICR_SGIBASE_OFFSET + U(0x380))
988782922cSAntonio Nino Diaz #define GICR_IPRIORITYR		(GICR_SGIBASE_OFFSET + U(0x400))
998782922cSAntonio Nino Diaz #define GICR_ICFGR0		(GICR_SGIBASE_OFFSET + U(0xc00))
1008782922cSAntonio Nino Diaz #define GICR_ICFGR1		(GICR_SGIBASE_OFFSET + U(0xc04))
1018782922cSAntonio Nino Diaz #define GICR_IGRPMODR0		(GICR_SGIBASE_OFFSET + U(0xd00))
1028782922cSAntonio Nino Diaz #define GICR_NSACR		(GICR_SGIBASE_OFFSET + U(0xe00))
103df373737SAchin Gupta 
104df373737SAchin Gupta /* GICR_CTLR bit definitions */
105ebf1ca10SSoby Mathew #define GICR_CTLR_UWP_SHIFT	31
1068782922cSAntonio Nino Diaz #define GICR_CTLR_UWP_MASK	U(0x1)
1078782922cSAntonio Nino Diaz #define GICR_CTLR_UWP_BIT	BIT_32(GICR_CTLR_UWP_SHIFT)
108df373737SAchin Gupta #define GICR_CTLR_RWP_SHIFT	3
1098782922cSAntonio Nino Diaz #define GICR_CTLR_RWP_MASK	U(0x1)
1108782922cSAntonio Nino Diaz #define GICR_CTLR_RWP_BIT	BIT_32(GICR_CTLR_RWP_SHIFT)
1118782922cSAntonio Nino Diaz #define GICR_CTLR_EN_LPIS_BIT	BIT_32(0)
112df373737SAchin Gupta 
113df373737SAchin Gupta /* GICR_WAKER bit definitions */
114df373737SAchin Gupta #define WAKER_CA_SHIFT		2
115df373737SAchin Gupta #define WAKER_PS_SHIFT		1
116df373737SAchin Gupta 
1178782922cSAntonio Nino Diaz #define WAKER_CA_MASK		U(0x1)
1188782922cSAntonio Nino Diaz #define WAKER_PS_MASK		U(0x1)
119df373737SAchin Gupta 
1208782922cSAntonio Nino Diaz #define WAKER_CA_BIT		BIT_32(WAKER_CA_SHIFT)
1218782922cSAntonio Nino Diaz #define WAKER_PS_BIT		BIT_32(WAKER_PS_SHIFT)
122df373737SAchin Gupta 
123df373737SAchin Gupta /* GICR_TYPER bit definitions */
124df373737SAchin Gupta #define TYPER_AFF_VAL_SHIFT	32
125df373737SAchin Gupta #define TYPER_PROC_NUM_SHIFT	8
126df373737SAchin Gupta #define TYPER_LAST_SHIFT	4
127df373737SAchin Gupta 
1288782922cSAntonio Nino Diaz #define TYPER_AFF_VAL_MASK	U(0xffffffff)
1298782922cSAntonio Nino Diaz #define TYPER_PROC_NUM_MASK	U(0xffff)
1308782922cSAntonio Nino Diaz #define TYPER_LAST_MASK		U(0x1)
131df373737SAchin Gupta 
1328782922cSAntonio Nino Diaz #define TYPER_LAST_BIT		BIT_32(TYPER_LAST_SHIFT)
133df373737SAchin Gupta 
134ebf1ca10SSoby Mathew #define NUM_OF_REDIST_REGS	30
135ebf1ca10SSoby Mathew 
136df373737SAchin Gupta /*******************************************************************************
137df373737SAchin Gupta  * GICv3 CPU interface registers & constants
138df373737SAchin Gupta  ******************************************************************************/
139df373737SAchin Gupta /* ICC_SRE bit definitions*/
1408782922cSAntonio Nino Diaz #define ICC_SRE_EN_BIT		BIT_32(3)
1418782922cSAntonio Nino Diaz #define ICC_SRE_DIB_BIT		BIT_32(2)
1428782922cSAntonio Nino Diaz #define ICC_SRE_DFB_BIT		BIT_32(1)
1438782922cSAntonio Nino Diaz #define ICC_SRE_SRE_BIT		BIT_32(0)
144df373737SAchin Gupta 
145df373737SAchin Gupta /* ICC_IGRPEN1_EL3 bit definitions */
146df373737SAchin Gupta #define IGRPEN1_EL3_ENABLE_G1NS_SHIFT	0
147df373737SAchin Gupta #define IGRPEN1_EL3_ENABLE_G1S_SHIFT	1
148df373737SAchin Gupta 
1498782922cSAntonio Nino Diaz #define IGRPEN1_EL3_ENABLE_G1NS_BIT	BIT_32(IGRPEN1_EL3_ENABLE_G1NS_SHIFT)
1508782922cSAntonio Nino Diaz #define IGRPEN1_EL3_ENABLE_G1S_BIT	BIT_32(IGRPEN1_EL3_ENABLE_G1S_SHIFT)
151df373737SAchin Gupta 
152df373737SAchin Gupta /* ICC_IGRPEN0_EL1 bit definitions */
153df373737SAchin Gupta #define IGRPEN1_EL1_ENABLE_G0_SHIFT	0
1548782922cSAntonio Nino Diaz #define IGRPEN1_EL1_ENABLE_G0_BIT	BIT_32(IGRPEN1_EL1_ENABLE_G0_SHIFT)
155df373737SAchin Gupta 
156df373737SAchin Gupta /* ICC_HPPIR0_EL1 bit definitions */
157df373737SAchin Gupta #define HPPIR0_EL1_INTID_SHIFT		0
1588782922cSAntonio Nino Diaz #define HPPIR0_EL1_INTID_MASK		U(0xffffff)
159df373737SAchin Gupta 
160df373737SAchin Gupta /* ICC_HPPIR1_EL1 bit definitions */
161df373737SAchin Gupta #define HPPIR1_EL1_INTID_SHIFT		0
1628782922cSAntonio Nino Diaz #define HPPIR1_EL1_INTID_MASK		U(0xffffff)
163df373737SAchin Gupta 
164df373737SAchin Gupta /* ICC_IAR0_EL1 bit definitions */
165df373737SAchin Gupta #define IAR0_EL1_INTID_SHIFT		0
1668782922cSAntonio Nino Diaz #define IAR0_EL1_INTID_MASK		U(0xffffff)
167df373737SAchin Gupta 
168df373737SAchin Gupta /* ICC_IAR1_EL1 bit definitions */
169df373737SAchin Gupta #define IAR1_EL1_INTID_SHIFT		0
1708782922cSAntonio Nino Diaz #define IAR1_EL1_INTID_MASK		U(0xffffff)
171df373737SAchin Gupta 
1728db978b5SJeenu Viswambharan /* ICC SGI macros */
1738782922cSAntonio Nino Diaz #define SGIR_TGT_MASK			ULL(0xffff)
1748db978b5SJeenu Viswambharan #define SGIR_AFF1_SHIFT			16
1758db978b5SJeenu Viswambharan #define SGIR_INTID_SHIFT		24
1768782922cSAntonio Nino Diaz #define SGIR_INTID_MASK			ULL(0xf)
1778db978b5SJeenu Viswambharan #define SGIR_AFF2_SHIFT			32
1788db978b5SJeenu Viswambharan #define SGIR_IRM_SHIFT			40
1798782922cSAntonio Nino Diaz #define SGIR_IRM_MASK			ULL(0x1)
1808db978b5SJeenu Viswambharan #define SGIR_AFF3_SHIFT			48
1818782922cSAntonio Nino Diaz #define SGIR_AFF_MASK			ULL(0xf)
1828db978b5SJeenu Viswambharan 
1838782922cSAntonio Nino Diaz #define SGIR_IRM_TO_AFF			U(0)
1848db978b5SJeenu Viswambharan 
1858782922cSAntonio Nino Diaz #define GICV3_SGIR_VALUE(_aff3, _aff2, _aff1, _intid, _irm, _tgt)	\
1868782922cSAntonio Nino Diaz 	((((uint64_t) (_aff3) & SGIR_AFF_MASK) << SGIR_AFF3_SHIFT) |	\
1878782922cSAntonio Nino Diaz 	 (((uint64_t) (_irm) & SGIR_IRM_MASK) << SGIR_IRM_SHIFT) |	\
1888782922cSAntonio Nino Diaz 	 (((uint64_t) (_aff2) & SGIR_AFF_MASK) << SGIR_AFF2_SHIFT) |	\
1898782922cSAntonio Nino Diaz 	 (((_intid) & SGIR_INTID_MASK) << SGIR_INTID_SHIFT) |		\
1908782922cSAntonio Nino Diaz 	 (((_aff1) & SGIR_AFF_MASK) << SGIR_AFF1_SHIFT) |		\
1918782922cSAntonio Nino Diaz 	 ((_tgt) & SGIR_TGT_MASK))
1928db978b5SJeenu Viswambharan 
193b258278eSSoby Mathew /*****************************************************************************
194b258278eSSoby Mathew  * GICv3 ITS registers and constants
195b258278eSSoby Mathew  *****************************************************************************/
196b258278eSSoby Mathew 
1978782922cSAntonio Nino Diaz #define GITS_CTLR			U(0x0)
1988782922cSAntonio Nino Diaz #define GITS_IIDR			U(0x4)
1998782922cSAntonio Nino Diaz #define GITS_TYPER			U(0x8)
2008782922cSAntonio Nino Diaz #define GITS_CBASER			U(0x80)
2018782922cSAntonio Nino Diaz #define GITS_CWRITER			U(0x88)
2028782922cSAntonio Nino Diaz #define GITS_CREADR			U(0x90)
2038782922cSAntonio Nino Diaz #define GITS_BASER			U(0x100)
204b258278eSSoby Mathew 
205b258278eSSoby Mathew /* GITS_CTLR bit definitions */
2068782922cSAntonio Nino Diaz #define GITS_CTLR_ENABLED_BIT		BIT_32(0)
207b258278eSSoby Mathew #define GITS_CTLR_QUIESCENT_SHIFT	31
2088782922cSAntonio Nino Diaz #define GITS_CTLR_QUIESCENT_BIT		BIT_32(GITS_CTLR_QUIESCENT_SHIFT)
209b258278eSSoby Mathew 
210df373737SAchin Gupta #ifndef __ASSEMBLY__
211df373737SAchin Gupta 
212b9f68dfbSAntonio Nino Diaz #include <arch_helpers.h>
213ebf1ca10SSoby Mathew #include <gic_common.h>
214c639e8ebSJeenu Viswambharan #include <interrupt_props.h>
215b9f68dfbSAntonio Nino Diaz #include <stdbool.h>
216df373737SAchin Gupta #include <stdint.h>
217ebf1ca10SSoby Mathew #include <utils_def.h>
218df373737SAchin Gupta 
219b9f68dfbSAntonio Nino Diaz static inline bool gicv3_is_intr_id_special_identifier(unsigned int id)
220b9f68dfbSAntonio Nino Diaz {
221b9f68dfbSAntonio Nino Diaz 	return (id >= PENDING_G1S_INTID) && (id <= GIC_SPURIOUS_INTERRUPT);
222b9f68dfbSAntonio Nino Diaz }
223df373737SAchin Gupta 
224df373737SAchin Gupta /*******************************************************************************
225df373737SAchin Gupta  * Helper GICv3 macros for SEL1
226df373737SAchin Gupta  ******************************************************************************/
227b9f68dfbSAntonio Nino Diaz static inline uint32_t gicv3_acknowledge_interrupt_sel1(void)
228b9f68dfbSAntonio Nino Diaz {
229b9f68dfbSAntonio Nino Diaz 	return (uint32_t)read_icc_iar1_el1() & IAR1_EL1_INTID_MASK;
230b9f68dfbSAntonio Nino Diaz }
231df373737SAchin Gupta 
232b9f68dfbSAntonio Nino Diaz static inline uint32_t gicv3_get_pending_interrupt_id_sel1(void)
233b9f68dfbSAntonio Nino Diaz {
234b9f68dfbSAntonio Nino Diaz 	return (uint32_t)read_icc_hppir1_el1() & HPPIR1_EL1_INTID_MASK;
235b9f68dfbSAntonio Nino Diaz }
236b9f68dfbSAntonio Nino Diaz 
237b9f68dfbSAntonio Nino Diaz static inline void gicv3_end_of_interrupt_sel1(unsigned int id)
238b9f68dfbSAntonio Nino Diaz {
239b9f68dfbSAntonio Nino Diaz 	write_icc_eoir1_el1(id);
240b9f68dfbSAntonio Nino Diaz }
241df373737SAchin Gupta 
242df373737SAchin Gupta /*******************************************************************************
243df373737SAchin Gupta  * Helper GICv3 macros for EL3
244df373737SAchin Gupta  ******************************************************************************/
245b9f68dfbSAntonio Nino Diaz static inline uint32_t gicv3_acknowledge_interrupt(void)
246b9f68dfbSAntonio Nino Diaz {
247b9f68dfbSAntonio Nino Diaz 	return (uint32_t)read_icc_iar0_el1() & IAR0_EL1_INTID_MASK;
248b9f68dfbSAntonio Nino Diaz }
249b9f68dfbSAntonio Nino Diaz 
250b9f68dfbSAntonio Nino Diaz static inline void gicv3_end_of_interrupt(unsigned int id)
251b9f68dfbSAntonio Nino Diaz {
252b9f68dfbSAntonio Nino Diaz 	return write_icc_eoir0_el1(id);
253b9f68dfbSAntonio Nino Diaz }
254df373737SAchin Gupta 
255ebf1ca10SSoby Mathew /*
256ebf1ca10SSoby Mathew  * This macro returns the total number of GICD registers corresponding to
257ebf1ca10SSoby Mathew  * the name.
258ebf1ca10SSoby Mathew  */
259ebf1ca10SSoby Mathew #define GICD_NUM_REGS(reg_name)	\
260ebf1ca10SSoby Mathew 	DIV_ROUND_UP_2EVAL(TOTAL_SPI_INTR_NUM, (1 << reg_name ## _SHIFT))
261ebf1ca10SSoby Mathew 
262ebf1ca10SSoby Mathew #define GICR_NUM_REGS(reg_name)	\
263ebf1ca10SSoby Mathew 	DIV_ROUND_UP_2EVAL(TOTAL_PCPU_INTR_NUM, (1 << reg_name ## _SHIFT))
264ebf1ca10SSoby Mathew 
2654ee8d0beSJeenu Viswambharan /* Interrupt ID mask for HPPIR, AHPPIR, IAR and AIAR CPU Interface registers */
2668782922cSAntonio Nino Diaz #define INT_ID_MASK	U(0xffffff)
2674ee8d0beSJeenu Viswambharan 
268df373737SAchin Gupta /*******************************************************************************
269df373737SAchin Gupta  * This structure describes some of the implementation defined attributes of the
270df373737SAchin Gupta  * GICv3 IP. It is used by the platform port to specify these attributes in order
271df373737SAchin Gupta  * to initialise the GICV3 driver. The attributes are described below.
272df373737SAchin Gupta  *
273c639e8ebSJeenu Viswambharan  * The 'gicd_base' field contains the base address of the Distributor interface
274c639e8ebSJeenu Viswambharan  * programmer's view.
275c639e8ebSJeenu Viswambharan  *
276c639e8ebSJeenu Viswambharan  * The 'gicr_base' field contains the base address of the Re-distributor
277df373737SAchin Gupta  * interface programmer's view.
278df373737SAchin Gupta  *
279c639e8ebSJeenu Viswambharan  * The 'interrupt_props' field is a pointer to an array that enumerates secure
280c639e8ebSJeenu Viswambharan  * interrupts and their properties. If this field is not NULL, both
281c639e8ebSJeenu Viswambharan  * 'g0_interrupt_array' and 'g1s_interrupt_array' fields are ignored.
282df373737SAchin Gupta  *
283c639e8ebSJeenu Viswambharan  * The 'interrupt_props_num' field contains the number of entries in the
284c639e8ebSJeenu Viswambharan  * 'interrupt_props' array. If this field is non-zero, both 'g0_interrupt_num'
285c639e8ebSJeenu Viswambharan  * and 'g1s_interrupt_num' are ignored.
286c639e8ebSJeenu Viswambharan  *
287c639e8ebSJeenu Viswambharan  * The 'rdistif_num' field contains the number of Redistributor interfaces the
288c639e8ebSJeenu Viswambharan  * GIC implements. This is equal to the number of CPUs or CPU interfaces
289df373737SAchin Gupta  * instantiated in the GIC.
290df373737SAchin Gupta  *
291c639e8ebSJeenu Viswambharan  * The 'rdistif_base_addrs' field is a pointer to an array that has an entry for
292c639e8ebSJeenu Viswambharan  * storing the base address of the Redistributor interface frame of each CPU in
293c639e8ebSJeenu Viswambharan  * the system. The size of the array = 'rdistif_num'. The base addresses are
294c639e8ebSJeenu Viswambharan  * detected during driver initialisation.
295df373737SAchin Gupta  *
296c639e8ebSJeenu Viswambharan  * The 'mpidr_to_core_pos' field is a pointer to a hash function which the
297c639e8ebSJeenu Viswambharan  * driver will use to convert an MPIDR value to a linear core index. This index
298c639e8ebSJeenu Viswambharan  * will be used for accessing the 'rdistif_base_addrs' array. This is an
299c639e8ebSJeenu Viswambharan  * optional field. A GICv3 implementation maps each MPIDR to a linear core index
300c639e8ebSJeenu Viswambharan  * as well. This mapping can be found by reading the "Affinity Value" and
301c639e8ebSJeenu Viswambharan  * "Processor Number" fields in the GICR_TYPER. It is IMP. DEF. if the
302df373737SAchin Gupta  * "Processor Numbers" are suitable to index into an array to access core
303c639e8ebSJeenu Viswambharan  * specific information. If this not the case, the platform port must provide a
304c639e8ebSJeenu Viswambharan  * hash function. Otherwise, the "Processor Number" field will be used to access
305c639e8ebSJeenu Viswambharan  * the array elements.
306df373737SAchin Gupta  ******************************************************************************/
3074c0d0390SSoby Mathew typedef unsigned int (*mpidr_hash_fn)(u_register_t mpidr);
308df373737SAchin Gupta 
309df373737SAchin Gupta typedef struct gicv3_driver_data {
310df373737SAchin Gupta 	uintptr_t gicd_base;
311df373737SAchin Gupta 	uintptr_t gicr_base;
312c639e8ebSJeenu Viswambharan 	const interrupt_prop_t *interrupt_props;
313c639e8ebSJeenu Viswambharan 	unsigned int interrupt_props_num;
314df373737SAchin Gupta 	unsigned int rdistif_num;
315df373737SAchin Gupta 	uintptr_t *rdistif_base_addrs;
316df373737SAchin Gupta 	mpidr_hash_fn mpidr_to_core_pos;
317df373737SAchin Gupta } gicv3_driver_data_t;
318df373737SAchin Gupta 
319ebf1ca10SSoby Mathew typedef struct gicv3_redist_ctx {
320ebf1ca10SSoby Mathew 	/* 64 bits registers */
321ebf1ca10SSoby Mathew 	uint64_t gicr_propbaser;
322ebf1ca10SSoby Mathew 	uint64_t gicr_pendbaser;
323ebf1ca10SSoby Mathew 
324ebf1ca10SSoby Mathew 	/* 32 bits registers */
325ebf1ca10SSoby Mathew 	uint32_t gicr_ctlr;
326ebf1ca10SSoby Mathew 	uint32_t gicr_igroupr0;
327ebf1ca10SSoby Mathew 	uint32_t gicr_isenabler0;
328ebf1ca10SSoby Mathew 	uint32_t gicr_ispendr0;
329ebf1ca10SSoby Mathew 	uint32_t gicr_isactiver0;
330ebf1ca10SSoby Mathew 	uint32_t gicr_ipriorityr[GICR_NUM_REGS(IPRIORITYR)];
331ebf1ca10SSoby Mathew 	uint32_t gicr_icfgr0;
332ebf1ca10SSoby Mathew 	uint32_t gicr_icfgr1;
333ebf1ca10SSoby Mathew 	uint32_t gicr_igrpmodr0;
334ebf1ca10SSoby Mathew 	uint32_t gicr_nsacr;
335ebf1ca10SSoby Mathew } gicv3_redist_ctx_t;
336ebf1ca10SSoby Mathew 
337ebf1ca10SSoby Mathew typedef struct gicv3_dist_ctx {
338ebf1ca10SSoby Mathew 	/* 64 bits registers */
339ebf1ca10SSoby Mathew 	uint64_t gicd_irouter[TOTAL_SPI_INTR_NUM];
340ebf1ca10SSoby Mathew 
341ebf1ca10SSoby Mathew 	/* 32 bits registers */
342ebf1ca10SSoby Mathew 	uint32_t gicd_ctlr;
343ebf1ca10SSoby Mathew 	uint32_t gicd_igroupr[GICD_NUM_REGS(IGROUPR)];
344ebf1ca10SSoby Mathew 	uint32_t gicd_isenabler[GICD_NUM_REGS(ISENABLER)];
345ebf1ca10SSoby Mathew 	uint32_t gicd_ispendr[GICD_NUM_REGS(ISPENDR)];
346ebf1ca10SSoby Mathew 	uint32_t gicd_isactiver[GICD_NUM_REGS(ISACTIVER)];
347ebf1ca10SSoby Mathew 	uint32_t gicd_ipriorityr[GICD_NUM_REGS(IPRIORITYR)];
348ebf1ca10SSoby Mathew 	uint32_t gicd_icfgr[GICD_NUM_REGS(ICFGR)];
349ebf1ca10SSoby Mathew 	uint32_t gicd_igrpmodr[GICD_NUM_REGS(IGRPMODR)];
350ebf1ca10SSoby Mathew 	uint32_t gicd_nsacr[GICD_NUM_REGS(NSACR)];
351ebf1ca10SSoby Mathew } gicv3_dist_ctx_t;
352ebf1ca10SSoby Mathew 
353b258278eSSoby Mathew typedef struct gicv3_its_ctx {
354b258278eSSoby Mathew 	/* 64 bits registers */
355b258278eSSoby Mathew 	uint64_t gits_cbaser;
356b258278eSSoby Mathew 	uint64_t gits_cwriter;
357b258278eSSoby Mathew 	uint64_t gits_baser[8];
358b258278eSSoby Mathew 
359b258278eSSoby Mathew 	/* 32 bits registers */
360b258278eSSoby Mathew 	uint32_t gits_ctlr;
361b258278eSSoby Mathew } gicv3_its_ctx_t;
362b258278eSSoby Mathew 
363df373737SAchin Gupta /*******************************************************************************
364df373737SAchin Gupta  * GICv3 EL3 driver API
365df373737SAchin Gupta  ******************************************************************************/
366df373737SAchin Gupta void gicv3_driver_init(const gicv3_driver_data_t *plat_driver_data);
367df373737SAchin Gupta void gicv3_distif_init(void);
368df373737SAchin Gupta void gicv3_rdistif_init(unsigned int proc_num);
369d780699bSJeenu Viswambharan void gicv3_rdistif_on(unsigned int proc_num);
370d780699bSJeenu Viswambharan void gicv3_rdistif_off(unsigned int proc_num);
371df373737SAchin Gupta void gicv3_cpuif_enable(unsigned int proc_num);
372df373737SAchin Gupta void gicv3_cpuif_disable(unsigned int proc_num);
373df373737SAchin Gupta unsigned int gicv3_get_pending_interrupt_type(void);
374df373737SAchin Gupta unsigned int gicv3_get_pending_interrupt_id(void);
375df373737SAchin Gupta unsigned int gicv3_get_interrupt_type(unsigned int id,
376df373737SAchin Gupta 					  unsigned int proc_num);
377ebf1ca10SSoby Mathew void gicv3_distif_init_restore(const gicv3_dist_ctx_t * const dist_ctx);
378ebf1ca10SSoby Mathew void gicv3_distif_save(gicv3_dist_ctx_t * const dist_ctx);
379ebf1ca10SSoby Mathew /*
380ebf1ca10SSoby Mathew  * gicv3_distif_post_restore and gicv3_distif_pre_save must be implemented if
381ebf1ca10SSoby Mathew  * gicv3_distif_save and gicv3_rdistif_init_restore are used. If no
382ebf1ca10SSoby Mathew  * implementation-defined sequence is needed at these steps, an empty function
383ebf1ca10SSoby Mathew  * can be provided.
384ebf1ca10SSoby Mathew  */
385ebf1ca10SSoby Mathew void gicv3_distif_post_restore(unsigned int proc_num);
386ebf1ca10SSoby Mathew void gicv3_distif_pre_save(unsigned int proc_num);
387ebf1ca10SSoby Mathew void gicv3_rdistif_init_restore(unsigned int proc_num, const gicv3_redist_ctx_t * const rdist_ctx);
388ebf1ca10SSoby Mathew void gicv3_rdistif_save(unsigned int proc_num, gicv3_redist_ctx_t * const rdist_ctx);
389b258278eSSoby Mathew void gicv3_its_save_disable(uintptr_t gits_base, gicv3_its_ctx_t * const its_ctx);
390b258278eSSoby Mathew void gicv3_its_restore(uintptr_t gits_base, const gicv3_its_ctx_t * const its_ctx);
391df373737SAchin Gupta 
392eb68ea9bSJeenu Viswambharan unsigned int gicv3_get_running_priority(void);
393cbd3f370SJeenu Viswambharan unsigned int gicv3_get_interrupt_active(unsigned int id, unsigned int proc_num);
394979225f4SJeenu Viswambharan void gicv3_enable_interrupt(unsigned int id, unsigned int proc_num);
395979225f4SJeenu Viswambharan void gicv3_disable_interrupt(unsigned int id, unsigned int proc_num);
396f3a86600SJeenu Viswambharan void gicv3_set_interrupt_priority(unsigned int id, unsigned int proc_num,
397f3a86600SJeenu Viswambharan 		unsigned int priority);
39874dce7faSJeenu Viswambharan void gicv3_set_interrupt_type(unsigned int id, unsigned int proc_num,
399dc6aad2eSRoberto Vargas 		unsigned int type);
4003fea9c8bSAntonio Nino Diaz void gicv3_raise_secure_g0_sgi(unsigned int sgi_num, u_register_t target);
401fc529feeSJeenu Viswambharan void gicv3_set_spi_routing(unsigned int id, unsigned int irm,
402fc529feeSJeenu Viswambharan 		u_register_t mpidr);
403a2816a16SJeenu Viswambharan void gicv3_set_interrupt_pending(unsigned int id, unsigned int proc_num);
404a2816a16SJeenu Viswambharan void gicv3_clear_interrupt_pending(unsigned int id, unsigned int proc_num);
405d55a4450SJeenu Viswambharan unsigned int gicv3_set_pmr(unsigned int mask);
406eb68ea9bSJeenu Viswambharan 
407df373737SAchin Gupta #endif /* __ASSEMBLY__ */
408*c3cf06f1SAntonio Nino Diaz #endif /* GICV3_H */
409