1df373737SAchin Gupta /* 2*632e5ffeSMadhukar Pappireddy * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved. 3df373737SAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5df373737SAchin Gupta */ 6df373737SAchin Gupta 7c3cf06f1SAntonio Nino Diaz #ifndef GICV3_H 8c3cf06f1SAntonio Nino Diaz #define GICV3_H 9df373737SAchin Gupta 10df373737SAchin Gupta /******************************************************************************* 118f3ad766SAlexei Fedorov * GICv3 and 3.1 miscellaneous definitions 12df373737SAchin Gupta ******************************************************************************/ 13df373737SAchin Gupta /* Interrupt group definitions */ 148782922cSAntonio Nino Diaz #define INTR_GROUP1S U(0) 158782922cSAntonio Nino Diaz #define INTR_GROUP0 U(1) 168782922cSAntonio Nino Diaz #define INTR_GROUP1NS U(2) 17df373737SAchin Gupta 18df373737SAchin Gupta /* Interrupt IDs reported by the HPPIR and IAR registers */ 198782922cSAntonio Nino Diaz #define PENDING_G1S_INTID U(1020) 208782922cSAntonio Nino Diaz #define PENDING_G1NS_INTID U(1021) 21df373737SAchin Gupta 22df373737SAchin Gupta /* Constant to categorize LPI interrupt */ 238782922cSAntonio Nino Diaz #define MIN_LPI_ID U(8192) 24df373737SAchin Gupta 258db978b5SJeenu Viswambharan /* GICv3 can only target up to 16 PEs with SGI */ 268782922cSAntonio Nino Diaz #define GICV3_MAX_SGI_TARGETS U(16) 278db978b5SJeenu Viswambharan 288f3ad766SAlexei Fedorov /* PPIs INTIDs 16-31 */ 298f3ad766SAlexei Fedorov #define MAX_PPI_ID U(31) 308f3ad766SAlexei Fedorov 318f3ad766SAlexei Fedorov #if GIC_EXT_INTID 328f3ad766SAlexei Fedorov 338f3ad766SAlexei Fedorov /* GICv3.1 extended PPIs INTIDs 1056-1119 */ 348f3ad766SAlexei Fedorov #define MIN_EPPI_ID U(1056) 358f3ad766SAlexei Fedorov #define MAX_EPPI_ID U(1119) 368f3ad766SAlexei Fedorov 378f3ad766SAlexei Fedorov /* Total number of GICv3.1 EPPIs */ 388f3ad766SAlexei Fedorov #define TOTAL_EPPI_INTR_NUM (MAX_EPPI_ID - MIN_EPPI_ID + U(1)) 398f3ad766SAlexei Fedorov 408f3ad766SAlexei Fedorov /* Total number of GICv3.1 PPIs and EPPIs */ 418f3ad766SAlexei Fedorov #define TOTAL_PRIVATE_INTR_NUM (TOTAL_PCPU_INTR_NUM + TOTAL_EPPI_INTR_NUM) 428f3ad766SAlexei Fedorov 438f3ad766SAlexei Fedorov /* GICv3.1 extended SPIs INTIDs 4096 - 5119 */ 448f3ad766SAlexei Fedorov #define MIN_ESPI_ID U(4096) 458f3ad766SAlexei Fedorov #define MAX_ESPI_ID U(5119) 468f3ad766SAlexei Fedorov 478f3ad766SAlexei Fedorov /* Total number of GICv3.1 ESPIs */ 488f3ad766SAlexei Fedorov #define TOTAL_ESPI_INTR_NUM (MAX_ESPI_ID - MIN_ESPI_ID + U(1)) 498f3ad766SAlexei Fedorov 508f3ad766SAlexei Fedorov /* Total number of GICv3.1 SPIs and ESPIs */ 518f3ad766SAlexei Fedorov #define TOTAL_SHARED_INTR_NUM (TOTAL_SPI_INTR_NUM + TOTAL_ESPI_INTR_NUM) 528f3ad766SAlexei Fedorov 538f3ad766SAlexei Fedorov /* SGIs: 0-15, PPIs: 16-31, EPPIs: 1056-1119 */ 548f3ad766SAlexei Fedorov #define IS_SGI_PPI(id) (((id) <= MAX_PPI_ID) || \ 558f3ad766SAlexei Fedorov (((id) >= MIN_EPPI_ID) && \ 568f3ad766SAlexei Fedorov ((id) <= MAX_EPPI_ID))) 578f3ad766SAlexei Fedorov 588f3ad766SAlexei Fedorov /* SPIs: 32-1019, ESPIs: 4096-5119 */ 598f3ad766SAlexei Fedorov #define IS_SPI(id) ((((id) >= MIN_SPI_ID) && \ 608f3ad766SAlexei Fedorov ((id) <= MAX_SPI_ID)) || \ 618f3ad766SAlexei Fedorov (((id) >= MIN_ESPI_ID) && \ 628f3ad766SAlexei Fedorov ((id) <= MAX_ESPI_ID))) 638f3ad766SAlexei Fedorov #else /* GICv3 */ 648f3ad766SAlexei Fedorov 658f3ad766SAlexei Fedorov /* Total number of GICv3 PPIs */ 668f3ad766SAlexei Fedorov #define TOTAL_PRIVATE_INTR_NUM TOTAL_PCPU_INTR_NUM 678f3ad766SAlexei Fedorov 688f3ad766SAlexei Fedorov /* Total number of GICv3 SPIs */ 698f3ad766SAlexei Fedorov #define TOTAL_SHARED_INTR_NUM TOTAL_SPI_INTR_NUM 708f3ad766SAlexei Fedorov 718f3ad766SAlexei Fedorov /* SGIs: 0-15, PPIs: 16-31 */ 728f3ad766SAlexei Fedorov #define IS_SGI_PPI(id) ((id) <= MAX_PPI_ID) 738f3ad766SAlexei Fedorov 748f3ad766SAlexei Fedorov /* SPIs: 32-1019 */ 758f3ad766SAlexei Fedorov #define IS_SPI(id) (((id) >= MIN_SPI_ID) && ((id) <= MAX_SPI_ID)) 768f3ad766SAlexei Fedorov 778f3ad766SAlexei Fedorov #endif /* GIC_EXT_INTID */ 788f3ad766SAlexei Fedorov 79e1b15b09SManish V Badarkhe #define GIC_REV(r, p) ((r << 4) | p) 80e1b15b09SManish V Badarkhe 81df373737SAchin Gupta /******************************************************************************* 828f3ad766SAlexei Fedorov * GICv3 and 3.1 specific Distributor interface register offsets and constants 83df373737SAchin Gupta ******************************************************************************/ 848f3ad766SAlexei Fedorov #define GICD_TYPER2 U(0x0c) 858782922cSAntonio Nino Diaz #define GICD_STATUSR U(0x10) 868782922cSAntonio Nino Diaz #define GICD_SETSPI_NSR U(0x40) 878782922cSAntonio Nino Diaz #define GICD_CLRSPI_NSR U(0x48) 888782922cSAntonio Nino Diaz #define GICD_SETSPI_SR U(0x50) 896e19bd56SAlexei Fedorov #define GICD_CLRSPI_SR U(0x58) 908782922cSAntonio Nino Diaz #define GICD_IGRPMODR U(0xd00) 918f3ad766SAlexei Fedorov #define GICD_IGROUPRE U(0x1000) 928f3ad766SAlexei Fedorov #define GICD_ISENABLERE U(0x1200) 938f3ad766SAlexei Fedorov #define GICD_ICENABLERE U(0x1400) 948f3ad766SAlexei Fedorov #define GICD_ISPENDRE U(0x1600) 958f3ad766SAlexei Fedorov #define GICD_ICPENDRE U(0x1800) 968f3ad766SAlexei Fedorov #define GICD_ISACTIVERE U(0x1a00) 978f3ad766SAlexei Fedorov #define GICD_ICACTIVERE U(0x1c00) 988f3ad766SAlexei Fedorov #define GICD_IPRIORITYRE U(0x2000) 998f3ad766SAlexei Fedorov #define GICD_ICFGRE U(0x3000) 1008f3ad766SAlexei Fedorov #define GICD_IGRPMODRE U(0x3400) 1018f3ad766SAlexei Fedorov #define GICD_NSACRE U(0x3600) 10261e30277SSoby Mathew /* 1038f3ad766SAlexei Fedorov * GICD_IROUTER<n> register is at 0x6000 + 8n, where n is the interrupt ID 1048f3ad766SAlexei Fedorov * and n >= 32, making the effective offset as 0x6100 10561e30277SSoby Mathew */ 1068782922cSAntonio Nino Diaz #define GICD_IROUTER U(0x6000) 1078f3ad766SAlexei Fedorov #define GICD_IROUTERE U(0x8000) 1088f3ad766SAlexei Fedorov 10973a643eeSAndre Przywara #define GICD_PIDR0_GICV3 U(0xffe0) 11073a643eeSAndre Przywara #define GICD_PIDR1_GICV3 U(0xffe4) 1118782922cSAntonio Nino Diaz #define GICD_PIDR2_GICV3 U(0xffe8) 112df373737SAchin Gupta 113df373737SAchin Gupta #define IGRPMODR_SHIFT 5 114df373737SAchin Gupta 115df373737SAchin Gupta /* GICD_CTLR bit definitions */ 116df373737SAchin Gupta #define CTLR_ENABLE_G1NS_SHIFT 1 117df373737SAchin Gupta #define CTLR_ENABLE_G1S_SHIFT 2 118df373737SAchin Gupta #define CTLR_ARE_S_SHIFT 4 119df373737SAchin Gupta #define CTLR_ARE_NS_SHIFT 5 120df373737SAchin Gupta #define CTLR_DS_SHIFT 6 121df373737SAchin Gupta #define CTLR_E1NWF_SHIFT 7 122df373737SAchin Gupta #define GICD_CTLR_RWP_SHIFT 31 123df373737SAchin Gupta 1248782922cSAntonio Nino Diaz #define CTLR_ENABLE_G1NS_MASK U(0x1) 1258782922cSAntonio Nino Diaz #define CTLR_ENABLE_G1S_MASK U(0x1) 1268782922cSAntonio Nino Diaz #define CTLR_ARE_S_MASK U(0x1) 1278782922cSAntonio Nino Diaz #define CTLR_ARE_NS_MASK U(0x1) 1288782922cSAntonio Nino Diaz #define CTLR_DS_MASK U(0x1) 1298782922cSAntonio Nino Diaz #define CTLR_E1NWF_MASK U(0x1) 1308782922cSAntonio Nino Diaz #define GICD_CTLR_RWP_MASK U(0x1) 131df373737SAchin Gupta 1328782922cSAntonio Nino Diaz #define CTLR_ENABLE_G1NS_BIT BIT_32(CTLR_ENABLE_G1NS_SHIFT) 1338782922cSAntonio Nino Diaz #define CTLR_ENABLE_G1S_BIT BIT_32(CTLR_ENABLE_G1S_SHIFT) 1348782922cSAntonio Nino Diaz #define CTLR_ARE_S_BIT BIT_32(CTLR_ARE_S_SHIFT) 1358782922cSAntonio Nino Diaz #define CTLR_ARE_NS_BIT BIT_32(CTLR_ARE_NS_SHIFT) 1368782922cSAntonio Nino Diaz #define CTLR_DS_BIT BIT_32(CTLR_DS_SHIFT) 1378782922cSAntonio Nino Diaz #define CTLR_E1NWF_BIT BIT_32(CTLR_E1NWF_SHIFT) 1388782922cSAntonio Nino Diaz #define GICD_CTLR_RWP_BIT BIT_32(GICD_CTLR_RWP_SHIFT) 139df373737SAchin Gupta 140df373737SAchin Gupta /* GICD_IROUTER shifts and masks */ 141ebf1ca10SSoby Mathew #define IROUTER_SHIFT 0 142df373737SAchin Gupta #define IROUTER_IRM_SHIFT 31 1438782922cSAntonio Nino Diaz #define IROUTER_IRM_MASK U(0x1) 144df373737SAchin Gupta 1458782922cSAntonio Nino Diaz #define GICV3_IRM_PE U(0) 1468782922cSAntonio Nino Diaz #define GICV3_IRM_ANY U(1) 147fc529feeSJeenu Viswambharan 148ebf1ca10SSoby Mathew #define NUM_OF_DIST_REGS 30 149ebf1ca10SSoby Mathew 1508f3ad766SAlexei Fedorov /* GICD_TYPER shifts and masks */ 1518f3ad766SAlexei Fedorov #define TYPER_ESPI U(1 << 8) 1528f3ad766SAlexei Fedorov #define TYPER_DVIS U(1 << 18) 1538f3ad766SAlexei Fedorov #define TYPER_ESPI_RANGE_MASK U(0x1f) 1548f3ad766SAlexei Fedorov #define TYPER_ESPI_RANGE_SHIFT U(27) 1558f3ad766SAlexei Fedorov #define TYPER_ESPI_RANGE U(TYPER_ESPI_MASK << TYPER_ESPI_SHIFT) 1568f3ad766SAlexei Fedorov 157df373737SAchin Gupta /******************************************************************************* 1585875f266SAlexei Fedorov * Common GIC Redistributor interface registers & constants 159df373737SAchin Gupta ******************************************************************************/ 160858f40e3SAndre Przywara #define GICR_V4_PCPUBASE_SHIFT 0x12 161858f40e3SAndre Przywara #define GICR_V3_PCPUBASE_SHIFT 0x11 1628782922cSAntonio Nino Diaz #define GICR_SGIBASE_OFFSET U(65536) /* 64 KB */ 1638782922cSAntonio Nino Diaz #define GICR_CTLR U(0x0) 164b5443284SAndrew F. Davis #define GICR_IIDR U(0x04) 1658782922cSAntonio Nino Diaz #define GICR_TYPER U(0x08) 1668f3ad766SAlexei Fedorov #define GICR_STATUSR U(0x10) 1678782922cSAntonio Nino Diaz #define GICR_WAKER U(0x14) 1688782922cSAntonio Nino Diaz #define GICR_PROPBASER U(0x70) 1698782922cSAntonio Nino Diaz #define GICR_PENDBASER U(0x78) 1708782922cSAntonio Nino Diaz #define GICR_IGROUPR0 (GICR_SGIBASE_OFFSET + U(0x80)) 1718782922cSAntonio Nino Diaz #define GICR_ISENABLER0 (GICR_SGIBASE_OFFSET + U(0x100)) 1728782922cSAntonio Nino Diaz #define GICR_ICENABLER0 (GICR_SGIBASE_OFFSET + U(0x180)) 1738782922cSAntonio Nino Diaz #define GICR_ISPENDR0 (GICR_SGIBASE_OFFSET + U(0x200)) 1748782922cSAntonio Nino Diaz #define GICR_ICPENDR0 (GICR_SGIBASE_OFFSET + U(0x280)) 1758782922cSAntonio Nino Diaz #define GICR_ISACTIVER0 (GICR_SGIBASE_OFFSET + U(0x300)) 1768782922cSAntonio Nino Diaz #define GICR_ICACTIVER0 (GICR_SGIBASE_OFFSET + U(0x380)) 1778782922cSAntonio Nino Diaz #define GICR_IPRIORITYR (GICR_SGIBASE_OFFSET + U(0x400)) 1788782922cSAntonio Nino Diaz #define GICR_ICFGR0 (GICR_SGIBASE_OFFSET + U(0xc00)) 1798782922cSAntonio Nino Diaz #define GICR_ICFGR1 (GICR_SGIBASE_OFFSET + U(0xc04)) 1808782922cSAntonio Nino Diaz #define GICR_IGRPMODR0 (GICR_SGIBASE_OFFSET + U(0xd00)) 1818782922cSAntonio Nino Diaz #define GICR_NSACR (GICR_SGIBASE_OFFSET + U(0xe00)) 182df373737SAchin Gupta 1838f3ad766SAlexei Fedorov #define GICR_IGROUPR GICR_IGROUPR0 1848f3ad766SAlexei Fedorov #define GICR_ISENABLER GICR_ISENABLER0 1858f3ad766SAlexei Fedorov #define GICR_ICENABLER GICR_ICENABLER0 1868f3ad766SAlexei Fedorov #define GICR_ISPENDR GICR_ISPENDR0 1878f3ad766SAlexei Fedorov #define GICR_ICPENDR GICR_ICPENDR0 1888f3ad766SAlexei Fedorov #define GICR_ISACTIVER GICR_ISACTIVER0 1898f3ad766SAlexei Fedorov #define GICR_ICACTIVER GICR_ICACTIVER0 1908f3ad766SAlexei Fedorov #define GICR_ICFGR GICR_ICFGR0 1918f3ad766SAlexei Fedorov #define GICR_IGRPMODR GICR_IGRPMODR0 1928f3ad766SAlexei Fedorov 193df373737SAchin Gupta /* GICR_CTLR bit definitions */ 194ebf1ca10SSoby Mathew #define GICR_CTLR_UWP_SHIFT 31 1958782922cSAntonio Nino Diaz #define GICR_CTLR_UWP_MASK U(0x1) 1968782922cSAntonio Nino Diaz #define GICR_CTLR_UWP_BIT BIT_32(GICR_CTLR_UWP_SHIFT) 197e1b15b09SManish V Badarkhe #define GICR_CTLR_DPG1S_SHIFT 26 198e1b15b09SManish V Badarkhe #define GICR_CTLR_DPG1S_MASK U(0x1) 199e1b15b09SManish V Badarkhe #define GICR_CTLR_DPG1S_BIT BIT_32(GICR_CTLR_DPG1S_SHIFT) 200e1b15b09SManish V Badarkhe #define GICR_CTLR_DPG1NS_SHIFT 25 201e1b15b09SManish V Badarkhe #define GICR_CTLR_DPG1NS_MASK U(0x1) 202e1b15b09SManish V Badarkhe #define GICR_CTLR_DPG1NS_BIT BIT_32(GICR_CTLR_DPG1NS_SHIFT) 203e1b15b09SManish V Badarkhe #define GICR_CTLR_DPG0_SHIFT 24 204e1b15b09SManish V Badarkhe #define GICR_CTLR_DPG0_MASK U(0x1) 205e1b15b09SManish V Badarkhe #define GICR_CTLR_DPG0_BIT BIT_32(GICR_CTLR_DPG0_SHIFT) 206df373737SAchin Gupta #define GICR_CTLR_RWP_SHIFT 3 2078782922cSAntonio Nino Diaz #define GICR_CTLR_RWP_MASK U(0x1) 2088782922cSAntonio Nino Diaz #define GICR_CTLR_RWP_BIT BIT_32(GICR_CTLR_RWP_SHIFT) 2098782922cSAntonio Nino Diaz #define GICR_CTLR_EN_LPIS_BIT BIT_32(0) 210df373737SAchin Gupta 211df373737SAchin Gupta /* GICR_WAKER bit definitions */ 212df373737SAchin Gupta #define WAKER_CA_SHIFT 2 213df373737SAchin Gupta #define WAKER_PS_SHIFT 1 214df373737SAchin Gupta 2158782922cSAntonio Nino Diaz #define WAKER_CA_MASK U(0x1) 2168782922cSAntonio Nino Diaz #define WAKER_PS_MASK U(0x1) 217df373737SAchin Gupta 2188782922cSAntonio Nino Diaz #define WAKER_CA_BIT BIT_32(WAKER_CA_SHIFT) 2198782922cSAntonio Nino Diaz #define WAKER_PS_BIT BIT_32(WAKER_PS_SHIFT) 220df373737SAchin Gupta 221df373737SAchin Gupta /* GICR_TYPER bit definitions */ 222df373737SAchin Gupta #define TYPER_AFF_VAL_SHIFT 32 223df373737SAchin Gupta #define TYPER_PROC_NUM_SHIFT 8 224df373737SAchin Gupta #define TYPER_LAST_SHIFT 4 225858f40e3SAndre Przywara #define TYPER_VLPI_SHIFT 1 226df373737SAchin Gupta 2278782922cSAntonio Nino Diaz #define TYPER_AFF_VAL_MASK U(0xffffffff) 2288782922cSAntonio Nino Diaz #define TYPER_PROC_NUM_MASK U(0xffff) 2298782922cSAntonio Nino Diaz #define TYPER_LAST_MASK U(0x1) 230df373737SAchin Gupta 2318782922cSAntonio Nino Diaz #define TYPER_LAST_BIT BIT_32(TYPER_LAST_SHIFT) 232858f40e3SAndre Przywara #define TYPER_VLPI_BIT BIT_32(TYPER_VLPI_SHIFT) 233df373737SAchin Gupta 2348f3ad766SAlexei Fedorov #define TYPER_PPI_NUM_SHIFT U(27) 2358f3ad766SAlexei Fedorov #define TYPER_PPI_NUM_MASK U(0x1f) 236ebf1ca10SSoby Mathew 237b4ad365aSAndre Przywara /* GICR_IIDR bit definitions */ 238e1b15b09SManish V Badarkhe #define IIDR_PRODUCT_ID_MASK U(0xff) 239e1b15b09SManish V Badarkhe #define IIDR_VARIANT_MASK U(0xf) 240e1b15b09SManish V Badarkhe #define IIDR_REV_MASK U(0xf) 241e1b15b09SManish V Badarkhe #define IIDR_IMPLEMENTER_MASK U(0xfff) 242e1b15b09SManish V Badarkhe #define IIDR_PRODUCT_ID_SHIFT 24 243e1b15b09SManish V Badarkhe #define IIDR_VARIANT_SHIFT 16 244e1b15b09SManish V Badarkhe #define IIDR_REV_SHIFT 12 245e1b15b09SManish V Badarkhe #define IIDR_IMPLEMENTER_SHIFT 0 246e1b15b09SManish V Badarkhe #define IIDR_PRODUCT_ID_BIT BIT_32(IIDR_PRODUCT_ID_SHIFT) 247e1b15b09SManish V Badarkhe #define IIDR_VARIANT_BIT BIT_32(IIDR_VARIANT_SHIFT) 248e1b15b09SManish V Badarkhe #define IIDR_REV_BIT BIT_32(IIDR_REVISION_SHIFT) 249e1b15b09SManish V Badarkhe #define IIDR_IMPLEMENTER_BIT BIT_32(IIDR_IMPLEMENTER_SHIFT) 250e1b15b09SManish V Badarkhe 251e1b15b09SManish V Badarkhe #define IIDR_MODEL_MASK (IIDR_PRODUCT_ID_MASK << IIDR_PRODUCT_ID_SHIFT | \ 252e1b15b09SManish V Badarkhe IIDR_IMPLEMENTER_MASK << IIDR_IMPLEMENTER_SHIFT) 253e1b15b09SManish V Badarkhe 254e1b15b09SManish V Badarkhe #define GIC_PRODUCT_ID_GIC600 U(0x2) 255e1b15b09SManish V Badarkhe #define GIC_PRODUCT_ID_GIC600AE U(0x3) 256e1b15b09SManish V Badarkhe #define GIC_PRODUCT_ID_GIC700 U(0x4) 257e1b15b09SManish V Badarkhe 258e1b15b09SManish V Badarkhe /* 259e1b15b09SManish V Badarkhe * Note that below revisions and variants definations are as per GIC600/GIC600AE 260e1b15b09SManish V Badarkhe * specification. 261e1b15b09SManish V Badarkhe */ 262e1b15b09SManish V Badarkhe #define GIC_REV_P0 U(0x1) 263e1b15b09SManish V Badarkhe #define GIC_REV_P1 U(0x3) 264e1b15b09SManish V Badarkhe #define GIC_REV_P2 U(0x4) 265e1b15b09SManish V Badarkhe #define GIC_REV_P3 U(0x5) 266e1b15b09SManish V Badarkhe #define GIC_REV_P4 U(0x6) 267e1b15b09SManish V Badarkhe #define GIC_REV_P6 U(0x7) 268e1b15b09SManish V Badarkhe 269e1b15b09SManish V Badarkhe #define GIC_VARIANT_R0 U(0x0) 270e1b15b09SManish V Badarkhe #define GIC_VARIANT_R1 U(0x1) 271e1b15b09SManish V Badarkhe #define GIC_VARIANT_R2 U(0x2) 272b4ad365aSAndre Przywara 273df373737SAchin Gupta /******************************************************************************* 2748f3ad766SAlexei Fedorov * GICv3 and 3.1 CPU interface registers & constants 275df373737SAchin Gupta ******************************************************************************/ 276df373737SAchin Gupta /* ICC_SRE bit definitions */ 2778782922cSAntonio Nino Diaz #define ICC_SRE_EN_BIT BIT_32(3) 2788782922cSAntonio Nino Diaz #define ICC_SRE_DIB_BIT BIT_32(2) 2798782922cSAntonio Nino Diaz #define ICC_SRE_DFB_BIT BIT_32(1) 2808782922cSAntonio Nino Diaz #define ICC_SRE_SRE_BIT BIT_32(0) 281df373737SAchin Gupta 282df373737SAchin Gupta /* ICC_IGRPEN1_EL3 bit definitions */ 283df373737SAchin Gupta #define IGRPEN1_EL3_ENABLE_G1NS_SHIFT 0 284df373737SAchin Gupta #define IGRPEN1_EL3_ENABLE_G1S_SHIFT 1 285df373737SAchin Gupta 2868782922cSAntonio Nino Diaz #define IGRPEN1_EL3_ENABLE_G1NS_BIT BIT_32(IGRPEN1_EL3_ENABLE_G1NS_SHIFT) 2878782922cSAntonio Nino Diaz #define IGRPEN1_EL3_ENABLE_G1S_BIT BIT_32(IGRPEN1_EL3_ENABLE_G1S_SHIFT) 288df373737SAchin Gupta 289df373737SAchin Gupta /* ICC_IGRPEN0_EL1 bit definitions */ 290df373737SAchin Gupta #define IGRPEN1_EL1_ENABLE_G0_SHIFT 0 2918782922cSAntonio Nino Diaz #define IGRPEN1_EL1_ENABLE_G0_BIT BIT_32(IGRPEN1_EL1_ENABLE_G0_SHIFT) 292df373737SAchin Gupta 293df373737SAchin Gupta /* ICC_HPPIR0_EL1 bit definitions */ 294df373737SAchin Gupta #define HPPIR0_EL1_INTID_SHIFT 0 2958782922cSAntonio Nino Diaz #define HPPIR0_EL1_INTID_MASK U(0xffffff) 296df373737SAchin Gupta 297df373737SAchin Gupta /* ICC_HPPIR1_EL1 bit definitions */ 298df373737SAchin Gupta #define HPPIR1_EL1_INTID_SHIFT 0 2998782922cSAntonio Nino Diaz #define HPPIR1_EL1_INTID_MASK U(0xffffff) 300df373737SAchin Gupta 301df373737SAchin Gupta /* ICC_IAR0_EL1 bit definitions */ 302df373737SAchin Gupta #define IAR0_EL1_INTID_SHIFT 0 3038782922cSAntonio Nino Diaz #define IAR0_EL1_INTID_MASK U(0xffffff) 304df373737SAchin Gupta 305df373737SAchin Gupta /* ICC_IAR1_EL1 bit definitions */ 306df373737SAchin Gupta #define IAR1_EL1_INTID_SHIFT 0 3078782922cSAntonio Nino Diaz #define IAR1_EL1_INTID_MASK U(0xffffff) 308df373737SAchin Gupta 3098db978b5SJeenu Viswambharan /* ICC SGI macros */ 3108782922cSAntonio Nino Diaz #define SGIR_TGT_MASK ULL(0xffff) 3118db978b5SJeenu Viswambharan #define SGIR_AFF1_SHIFT 16 3128db978b5SJeenu Viswambharan #define SGIR_INTID_SHIFT 24 3138782922cSAntonio Nino Diaz #define SGIR_INTID_MASK ULL(0xf) 3148db978b5SJeenu Viswambharan #define SGIR_AFF2_SHIFT 32 3158db978b5SJeenu Viswambharan #define SGIR_IRM_SHIFT 40 3168782922cSAntonio Nino Diaz #define SGIR_IRM_MASK ULL(0x1) 3178db978b5SJeenu Viswambharan #define SGIR_AFF3_SHIFT 48 318e689048eSPranav Madhu #define SGIR_AFF_MASK ULL(0xff) 3198db978b5SJeenu Viswambharan 3208782922cSAntonio Nino Diaz #define SGIR_IRM_TO_AFF U(0) 3218db978b5SJeenu Viswambharan 3228782922cSAntonio Nino Diaz #define GICV3_SGIR_VALUE(_aff3, _aff2, _aff1, _intid, _irm, _tgt) \ 3238782922cSAntonio Nino Diaz ((((uint64_t) (_aff3) & SGIR_AFF_MASK) << SGIR_AFF3_SHIFT) | \ 3248782922cSAntonio Nino Diaz (((uint64_t) (_irm) & SGIR_IRM_MASK) << SGIR_IRM_SHIFT) | \ 3258782922cSAntonio Nino Diaz (((uint64_t) (_aff2) & SGIR_AFF_MASK) << SGIR_AFF2_SHIFT) | \ 3268782922cSAntonio Nino Diaz (((_intid) & SGIR_INTID_MASK) << SGIR_INTID_SHIFT) | \ 3278782922cSAntonio Nino Diaz (((_aff1) & SGIR_AFF_MASK) << SGIR_AFF1_SHIFT) | \ 3288782922cSAntonio Nino Diaz ((_tgt) & SGIR_TGT_MASK)) 3298db978b5SJeenu Viswambharan 330b258278eSSoby Mathew /***************************************************************************** 3318f3ad766SAlexei Fedorov * GICv3 and 3.1 ITS registers and constants 332b258278eSSoby Mathew *****************************************************************************/ 3338782922cSAntonio Nino Diaz #define GITS_CTLR U(0x0) 3348782922cSAntonio Nino Diaz #define GITS_IIDR U(0x4) 3358782922cSAntonio Nino Diaz #define GITS_TYPER U(0x8) 3368782922cSAntonio Nino Diaz #define GITS_CBASER U(0x80) 3378782922cSAntonio Nino Diaz #define GITS_CWRITER U(0x88) 3388782922cSAntonio Nino Diaz #define GITS_CREADR U(0x90) 3398782922cSAntonio Nino Diaz #define GITS_BASER U(0x100) 340b258278eSSoby Mathew 341b258278eSSoby Mathew /* GITS_CTLR bit definitions */ 3428782922cSAntonio Nino Diaz #define GITS_CTLR_ENABLED_BIT BIT_32(0) 3438f3ad766SAlexei Fedorov #define GITS_CTLR_QUIESCENT_BIT BIT_32(1) 344b258278eSSoby Mathew 34593b785f5SAndre Przywara #define GITS_TYPER_VSGI BIT_64(39) 34693b785f5SAndre Przywara 347d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 348df373737SAchin Gupta 349b9f68dfbSAntonio Nino Diaz #include <stdbool.h> 350df373737SAchin Gupta #include <stdint.h> 35109d40e0eSAntonio Nino Diaz 35209d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 35309d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h> 35409d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h> 35509d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 356df373737SAchin Gupta 357dcb31ff7SFlorian Lugou typedef enum { 358dcb31ff7SFlorian Lugou GICV3_G1S, 359dcb31ff7SFlorian Lugou GICV3_G1NS, 360dcb31ff7SFlorian Lugou GICV3_G0 361dcb31ff7SFlorian Lugou } gicv3_irq_group_t; 362dcb31ff7SFlorian Lugou 363858f40e3SAndre Przywara static inline uintptr_t gicv3_redist_size(uint64_t typer_val) 364858f40e3SAndre Przywara { 365858f40e3SAndre Przywara #if GIC_ENABLE_V4_EXTN 366858f40e3SAndre Przywara if ((typer_val & TYPER_VLPI_BIT) != 0U) { 367858f40e3SAndre Przywara return 1U << GICR_V4_PCPUBASE_SHIFT; 368858f40e3SAndre Przywara } else { 369858f40e3SAndre Przywara return 1U << GICR_V3_PCPUBASE_SHIFT; 370858f40e3SAndre Przywara } 371858f40e3SAndre Przywara #else 372858f40e3SAndre Przywara return 1U << GICR_V3_PCPUBASE_SHIFT; 373858f40e3SAndre Przywara #endif 374858f40e3SAndre Przywara } 375858f40e3SAndre Przywara 37673a643eeSAndre Przywara unsigned int gicv3_get_component_partnum(const uintptr_t gic_frame); 37773a643eeSAndre Przywara 378b9f68dfbSAntonio Nino Diaz static inline bool gicv3_is_intr_id_special_identifier(unsigned int id) 379b9f68dfbSAntonio Nino Diaz { 380b9f68dfbSAntonio Nino Diaz return (id >= PENDING_G1S_INTID) && (id <= GIC_SPURIOUS_INTERRUPT); 381b9f68dfbSAntonio Nino Diaz } 382df373737SAchin Gupta 383df373737SAchin Gupta /******************************************************************************* 3848f3ad766SAlexei Fedorov * Helper GICv3 and 3.1 macros for SEL1 385df373737SAchin Gupta ******************************************************************************/ 386b9f68dfbSAntonio Nino Diaz static inline uint32_t gicv3_acknowledge_interrupt_sel1(void) 387b9f68dfbSAntonio Nino Diaz { 388b9f68dfbSAntonio Nino Diaz return (uint32_t)read_icc_iar1_el1() & IAR1_EL1_INTID_MASK; 389b9f68dfbSAntonio Nino Diaz } 390df373737SAchin Gupta 391b9f68dfbSAntonio Nino Diaz static inline uint32_t gicv3_get_pending_interrupt_id_sel1(void) 392b9f68dfbSAntonio Nino Diaz { 393b9f68dfbSAntonio Nino Diaz return (uint32_t)read_icc_hppir1_el1() & HPPIR1_EL1_INTID_MASK; 394b9f68dfbSAntonio Nino Diaz } 395b9f68dfbSAntonio Nino Diaz 396b9f68dfbSAntonio Nino Diaz static inline void gicv3_end_of_interrupt_sel1(unsigned int id) 397b9f68dfbSAntonio Nino Diaz { 3985eb16c47SSandeep Tripathy /* 3995eb16c47SSandeep Tripathy * Interrupt request deassertion from peripheral to GIC happens 4005eb16c47SSandeep Tripathy * by clearing interrupt condition by a write to the peripheral 4015eb16c47SSandeep Tripathy * register. It is desired that the write transfer is complete 4025eb16c47SSandeep Tripathy * before the core tries to change GIC state from 'AP/Active' to 4035eb16c47SSandeep Tripathy * a new state on seeing 'EOI write'. 4045eb16c47SSandeep Tripathy * Since ICC interface writes are not ordered against Device 4055eb16c47SSandeep Tripathy * memory writes, a barrier is required to ensure the ordering. 4065eb16c47SSandeep Tripathy * The dsb will also ensure *completion* of previous writes with 4075eb16c47SSandeep Tripathy * DEVICE nGnRnE attribute. 4085eb16c47SSandeep Tripathy */ 4095eb16c47SSandeep Tripathy dsbishst(); 410b9f68dfbSAntonio Nino Diaz write_icc_eoir1_el1(id); 411b9f68dfbSAntonio Nino Diaz } 412df373737SAchin Gupta 413df373737SAchin Gupta /******************************************************************************* 414df373737SAchin Gupta * Helper GICv3 macros for EL3 415df373737SAchin Gupta ******************************************************************************/ 416b9f68dfbSAntonio Nino Diaz static inline uint32_t gicv3_acknowledge_interrupt(void) 417b9f68dfbSAntonio Nino Diaz { 418b9f68dfbSAntonio Nino Diaz return (uint32_t)read_icc_iar0_el1() & IAR0_EL1_INTID_MASK; 419b9f68dfbSAntonio Nino Diaz } 420b9f68dfbSAntonio Nino Diaz 421b9f68dfbSAntonio Nino Diaz static inline void gicv3_end_of_interrupt(unsigned int id) 422b9f68dfbSAntonio Nino Diaz { 4235eb16c47SSandeep Tripathy /* 4245eb16c47SSandeep Tripathy * Interrupt request deassertion from peripheral to GIC happens 4255eb16c47SSandeep Tripathy * by clearing interrupt condition by a write to the peripheral 4265eb16c47SSandeep Tripathy * register. It is desired that the write transfer is complete 4275eb16c47SSandeep Tripathy * before the core tries to change GIC state from 'AP/Active' to 4285eb16c47SSandeep Tripathy * a new state on seeing 'EOI write'. 4295eb16c47SSandeep Tripathy * Since ICC interface writes are not ordered against Device 4305eb16c47SSandeep Tripathy * memory writes, a barrier is required to ensure the ordering. 4315eb16c47SSandeep Tripathy * The dsb will also ensure *completion* of previous writes with 4325eb16c47SSandeep Tripathy * DEVICE nGnRnE attribute. 4335eb16c47SSandeep Tripathy */ 4345eb16c47SSandeep Tripathy dsbishst(); 435b9f68dfbSAntonio Nino Diaz return write_icc_eoir0_el1(id); 436b9f68dfbSAntonio Nino Diaz } 437df373737SAchin Gupta 438ebf1ca10SSoby Mathew /* 4398f3ad766SAlexei Fedorov * This macro returns the total number of GICD/GICR registers corresponding to 4408f3ad766SAlexei Fedorov * the register name 441ebf1ca10SSoby Mathew */ 442ebf1ca10SSoby Mathew #define GICD_NUM_REGS(reg_name) \ 4438f3ad766SAlexei Fedorov DIV_ROUND_UP_2EVAL(TOTAL_SHARED_INTR_NUM, (1 << reg_name##_SHIFT)) 444ebf1ca10SSoby Mathew 445ebf1ca10SSoby Mathew #define GICR_NUM_REGS(reg_name) \ 4468f3ad766SAlexei Fedorov DIV_ROUND_UP_2EVAL(TOTAL_PRIVATE_INTR_NUM, (1 << reg_name##_SHIFT)) 447ebf1ca10SSoby Mathew 4484ee8d0beSJeenu Viswambharan /* Interrupt ID mask for HPPIR, AHPPIR, IAR and AIAR CPU Interface registers */ 4498782922cSAntonio Nino Diaz #define INT_ID_MASK U(0xffffff) 4504ee8d0beSJeenu Viswambharan 451df373737SAchin Gupta /******************************************************************************* 452df373737SAchin Gupta * This structure describes some of the implementation defined attributes of the 453df373737SAchin Gupta * GICv3 IP. It is used by the platform port to specify these attributes in order 454df373737SAchin Gupta * to initialise the GICV3 driver. The attributes are described below. 455df373737SAchin Gupta * 456c639e8ebSJeenu Viswambharan * The 'gicd_base' field contains the base address of the Distributor interface 457c639e8ebSJeenu Viswambharan * programmer's view. 458c639e8ebSJeenu Viswambharan * 459c639e8ebSJeenu Viswambharan * The 'gicr_base' field contains the base address of the Re-distributor 460df373737SAchin Gupta * interface programmer's view. 461df373737SAchin Gupta * 462c639e8ebSJeenu Viswambharan * The 'interrupt_props' field is a pointer to an array that enumerates secure 463c639e8ebSJeenu Viswambharan * interrupts and their properties. If this field is not NULL, both 464c639e8ebSJeenu Viswambharan * 'g0_interrupt_array' and 'g1s_interrupt_array' fields are ignored. 465df373737SAchin Gupta * 466c639e8ebSJeenu Viswambharan * The 'interrupt_props_num' field contains the number of entries in the 467c639e8ebSJeenu Viswambharan * 'interrupt_props' array. If this field is non-zero, both 'g0_interrupt_num' 468c639e8ebSJeenu Viswambharan * and 'g1s_interrupt_num' are ignored. 469c639e8ebSJeenu Viswambharan * 470c639e8ebSJeenu Viswambharan * The 'rdistif_num' field contains the number of Redistributor interfaces the 471c639e8ebSJeenu Viswambharan * GIC implements. This is equal to the number of CPUs or CPU interfaces 472df373737SAchin Gupta * instantiated in the GIC. 473df373737SAchin Gupta * 474c639e8ebSJeenu Viswambharan * The 'rdistif_base_addrs' field is a pointer to an array that has an entry for 475c639e8ebSJeenu Viswambharan * storing the base address of the Redistributor interface frame of each CPU in 476c639e8ebSJeenu Viswambharan * the system. The size of the array = 'rdistif_num'. The base addresses are 477c639e8ebSJeenu Viswambharan * detected during driver initialisation. 478df373737SAchin Gupta * 479c639e8ebSJeenu Viswambharan * The 'mpidr_to_core_pos' field is a pointer to a hash function which the 480c639e8ebSJeenu Viswambharan * driver will use to convert an MPIDR value to a linear core index. This index 481c639e8ebSJeenu Viswambharan * will be used for accessing the 'rdistif_base_addrs' array. This is an 482c639e8ebSJeenu Viswambharan * optional field. A GICv3 implementation maps each MPIDR to a linear core index 483c639e8ebSJeenu Viswambharan * as well. This mapping can be found by reading the "Affinity Value" and 484c639e8ebSJeenu Viswambharan * "Processor Number" fields in the GICR_TYPER. It is IMP. DEF. if the 485df373737SAchin Gupta * "Processor Numbers" are suitable to index into an array to access core 486c639e8ebSJeenu Viswambharan * specific information. If this not the case, the platform port must provide a 487c639e8ebSJeenu Viswambharan * hash function. Otherwise, the "Processor Number" field will be used to access 488c639e8ebSJeenu Viswambharan * the array elements. 489df373737SAchin Gupta ******************************************************************************/ 4904c0d0390SSoby Mathew typedef unsigned int (*mpidr_hash_fn)(u_register_t mpidr); 491df373737SAchin Gupta 492df373737SAchin Gupta typedef struct gicv3_driver_data { 493df373737SAchin Gupta uintptr_t gicd_base; 494df373737SAchin Gupta uintptr_t gicr_base; 495c639e8ebSJeenu Viswambharan const interrupt_prop_t *interrupt_props; 496c639e8ebSJeenu Viswambharan unsigned int interrupt_props_num; 497df373737SAchin Gupta unsigned int rdistif_num; 498df373737SAchin Gupta uintptr_t *rdistif_base_addrs; 499df373737SAchin Gupta mpidr_hash_fn mpidr_to_core_pos; 500df373737SAchin Gupta } gicv3_driver_data_t; 501df373737SAchin Gupta 502ebf1ca10SSoby Mathew typedef struct gicv3_redist_ctx { 503ebf1ca10SSoby Mathew /* 64 bits registers */ 504ebf1ca10SSoby Mathew uint64_t gicr_propbaser; 505ebf1ca10SSoby Mathew uint64_t gicr_pendbaser; 506ebf1ca10SSoby Mathew 507ebf1ca10SSoby Mathew /* 32 bits registers */ 508ebf1ca10SSoby Mathew uint32_t gicr_ctlr; 5098f3ad766SAlexei Fedorov uint32_t gicr_igroupr[GICR_NUM_REGS(IGROUPR)]; 5108f3ad766SAlexei Fedorov uint32_t gicr_isenabler[GICR_NUM_REGS(ISENABLER)]; 5118f3ad766SAlexei Fedorov uint32_t gicr_ispendr[GICR_NUM_REGS(ISPENDR)]; 5128f3ad766SAlexei Fedorov uint32_t gicr_isactiver[GICR_NUM_REGS(ISACTIVER)]; 513ebf1ca10SSoby Mathew uint32_t gicr_ipriorityr[GICR_NUM_REGS(IPRIORITYR)]; 5148f3ad766SAlexei Fedorov uint32_t gicr_icfgr[GICR_NUM_REGS(ICFGR)]; 5158f3ad766SAlexei Fedorov uint32_t gicr_igrpmodr[GICR_NUM_REGS(IGRPMODR)]; 516ebf1ca10SSoby Mathew uint32_t gicr_nsacr; 517ebf1ca10SSoby Mathew } gicv3_redist_ctx_t; 518ebf1ca10SSoby Mathew 519ebf1ca10SSoby Mathew typedef struct gicv3_dist_ctx { 520ebf1ca10SSoby Mathew /* 64 bits registers */ 5218f3ad766SAlexei Fedorov uint64_t gicd_irouter[TOTAL_SHARED_INTR_NUM]; 522ebf1ca10SSoby Mathew 523ebf1ca10SSoby Mathew /* 32 bits registers */ 524ebf1ca10SSoby Mathew uint32_t gicd_ctlr; 525ebf1ca10SSoby Mathew uint32_t gicd_igroupr[GICD_NUM_REGS(IGROUPR)]; 526ebf1ca10SSoby Mathew uint32_t gicd_isenabler[GICD_NUM_REGS(ISENABLER)]; 527ebf1ca10SSoby Mathew uint32_t gicd_ispendr[GICD_NUM_REGS(ISPENDR)]; 528ebf1ca10SSoby Mathew uint32_t gicd_isactiver[GICD_NUM_REGS(ISACTIVER)]; 529ebf1ca10SSoby Mathew uint32_t gicd_ipriorityr[GICD_NUM_REGS(IPRIORITYR)]; 530ebf1ca10SSoby Mathew uint32_t gicd_icfgr[GICD_NUM_REGS(ICFGR)]; 531ebf1ca10SSoby Mathew uint32_t gicd_igrpmodr[GICD_NUM_REGS(IGRPMODR)]; 532ebf1ca10SSoby Mathew uint32_t gicd_nsacr[GICD_NUM_REGS(NSACR)]; 533ebf1ca10SSoby Mathew } gicv3_dist_ctx_t; 534ebf1ca10SSoby Mathew 535b258278eSSoby Mathew typedef struct gicv3_its_ctx { 536b258278eSSoby Mathew /* 64 bits registers */ 537b258278eSSoby Mathew uint64_t gits_cbaser; 538b258278eSSoby Mathew uint64_t gits_cwriter; 539b258278eSSoby Mathew uint64_t gits_baser[8]; 540b258278eSSoby Mathew 541b258278eSSoby Mathew /* 32 bits registers */ 542b258278eSSoby Mathew uint32_t gits_ctlr; 543b258278eSSoby Mathew } gicv3_its_ctx_t; 544b258278eSSoby Mathew 545df373737SAchin Gupta /******************************************************************************* 546df373737SAchin Gupta * GICv3 EL3 driver API 547df373737SAchin Gupta ******************************************************************************/ 548df373737SAchin Gupta void gicv3_driver_init(const gicv3_driver_data_t *plat_driver_data); 549ec834925SMadhukar Pappireddy int gicv3_rdistif_probe(const uintptr_t gicr_frame); 550df373737SAchin Gupta void gicv3_distif_init(void); 551df373737SAchin Gupta void gicv3_rdistif_init(unsigned int proc_num); 552d780699bSJeenu Viswambharan void gicv3_rdistif_on(unsigned int proc_num); 553d780699bSJeenu Viswambharan void gicv3_rdistif_off(unsigned int proc_num); 55479d89e3dSAndre Przywara unsigned int gicv3_rdistif_get_number_frames(const uintptr_t gicr_frame); 555df373737SAchin Gupta void gicv3_cpuif_enable(unsigned int proc_num); 556df373737SAchin Gupta void gicv3_cpuif_disable(unsigned int proc_num); 557df373737SAchin Gupta unsigned int gicv3_get_pending_interrupt_type(void); 558df373737SAchin Gupta unsigned int gicv3_get_pending_interrupt_id(void); 559*632e5ffeSMadhukar Pappireddy unsigned int gicv3_get_interrupt_group(unsigned int id, 560df373737SAchin Gupta unsigned int proc_num); 561ebf1ca10SSoby Mathew void gicv3_distif_init_restore(const gicv3_dist_ctx_t * const dist_ctx); 562ebf1ca10SSoby Mathew void gicv3_distif_save(gicv3_dist_ctx_t * const dist_ctx); 563ebf1ca10SSoby Mathew /* 564ebf1ca10SSoby Mathew * gicv3_distif_post_restore and gicv3_distif_pre_save must be implemented if 565ebf1ca10SSoby Mathew * gicv3_distif_save and gicv3_rdistif_init_restore are used. If no 566ebf1ca10SSoby Mathew * implementation-defined sequence is needed at these steps, an empty function 567ebf1ca10SSoby Mathew * can be provided. 568ebf1ca10SSoby Mathew */ 569ebf1ca10SSoby Mathew void gicv3_distif_post_restore(unsigned int proc_num); 570ebf1ca10SSoby Mathew void gicv3_distif_pre_save(unsigned int proc_num); 571ebf1ca10SSoby Mathew void gicv3_rdistif_init_restore(unsigned int proc_num, const gicv3_redist_ctx_t * const rdist_ctx); 572ebf1ca10SSoby Mathew void gicv3_rdistif_save(unsigned int proc_num, gicv3_redist_ctx_t * const rdist_ctx); 573b258278eSSoby Mathew void gicv3_its_save_disable(uintptr_t gits_base, gicv3_its_ctx_t * const its_ctx); 574b258278eSSoby Mathew void gicv3_its_restore(uintptr_t gits_base, const gicv3_its_ctx_t * const its_ctx); 575df373737SAchin Gupta 576eb68ea9bSJeenu Viswambharan unsigned int gicv3_get_running_priority(void); 577cbd3f370SJeenu Viswambharan unsigned int gicv3_get_interrupt_active(unsigned int id, unsigned int proc_num); 578979225f4SJeenu Viswambharan void gicv3_enable_interrupt(unsigned int id, unsigned int proc_num); 579979225f4SJeenu Viswambharan void gicv3_disable_interrupt(unsigned int id, unsigned int proc_num); 580f3a86600SJeenu Viswambharan void gicv3_set_interrupt_priority(unsigned int id, unsigned int proc_num, 581f3a86600SJeenu Viswambharan unsigned int priority); 582*632e5ffeSMadhukar Pappireddy void gicv3_set_interrupt_group(unsigned int id, unsigned int proc_num, 583*632e5ffeSMadhukar Pappireddy unsigned int group); 584dcb31ff7SFlorian Lugou void gicv3_raise_sgi(unsigned int sgi_num, gicv3_irq_group_t group, 585dcb31ff7SFlorian Lugou u_register_t target); 586fc529feeSJeenu Viswambharan void gicv3_set_spi_routing(unsigned int id, unsigned int irm, 587fc529feeSJeenu Viswambharan u_register_t mpidr); 588a2816a16SJeenu Viswambharan void gicv3_set_interrupt_pending(unsigned int id, unsigned int proc_num); 589a2816a16SJeenu Viswambharan void gicv3_clear_interrupt_pending(unsigned int id, unsigned int proc_num); 590d55a4450SJeenu Viswambharan unsigned int gicv3_set_pmr(unsigned int mask); 591eb68ea9bSJeenu Viswambharan 592e1b15b09SManish V Badarkhe void gicv3_get_component_prodid_rev(const uintptr_t gicd_base, 593e1b15b09SManish V Badarkhe unsigned int *gic_prod_id, 594e1b15b09SManish V Badarkhe uint8_t *gic_rev); 595e1b15b09SManish V Badarkhe void gicv3_check_erratas_applies(const uintptr_t gicd_base); 596e1b15b09SManish V Badarkhe #if GIC600_ERRATA_WA_2384374 597e1b15b09SManish V Badarkhe void gicv3_apply_errata_wa_2384374(const uintptr_t gicr_base); 598e1b15b09SManish V Badarkhe #else 599e1b15b09SManish V Badarkhe static inline void gicv3_apply_errata_wa_2384374(const uintptr_t gicr_base) 600e1b15b09SManish V Badarkhe { 601e1b15b09SManish V Badarkhe } 602e1b15b09SManish V Badarkhe #endif /* GIC600_ERRATA_WA_2384374 */ 603e1b15b09SManish V Badarkhe 604d5dfdeb6SJulius Werner #endif /* __ASSEMBLER__ */ 605c3cf06f1SAntonio Nino Diaz #endif /* GICV3_H */ 606