xref: /rk3399_ARM-atf/include/drivers/arm/gicv2.h (revision f9ed3cb62428d54cb941ad4673d24914c8456801)
1464ce2bbSSoby Mathew /*
293c78ed2SAntonio Nino Diaz  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3464ce2bbSSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5464ce2bbSSoby Mathew  */
6464ce2bbSSoby Mathew 
7464ce2bbSSoby Mathew #ifndef __GICV2_H__
8464ce2bbSSoby Mathew #define __GICV2_H__
9464ce2bbSSoby Mathew 
10*f9ed3cb6SAntonio Nino Diaz #include <gic_common.h>
11*f9ed3cb6SAntonio Nino Diaz 
12464ce2bbSSoby Mathew /*******************************************************************************
13464ce2bbSSoby Mathew  * GICv2 miscellaneous definitions
14464ce2bbSSoby Mathew  ******************************************************************************/
1574dce7faSJeenu Viswambharan 
1674dce7faSJeenu Viswambharan /* Interrupt group definitions */
178782922cSAntonio Nino Diaz #define GICV2_INTR_GROUP0	U(0)
188782922cSAntonio Nino Diaz #define GICV2_INTR_GROUP1	U(1)
1974dce7faSJeenu Viswambharan 
20464ce2bbSSoby Mathew /* Interrupt IDs reported by the HPPIR and IAR registers */
218782922cSAntonio Nino Diaz #define PENDING_G1_INTID	U(1022)
22464ce2bbSSoby Mathew 
23fa9db423SJeenu Viswambharan /* GICv2 can only target up to 8 PEs */
248782922cSAntonio Nino Diaz #define GICV2_MAX_TARGET_PE	U(8)
25fa9db423SJeenu Viswambharan 
26464ce2bbSSoby Mathew /*******************************************************************************
27464ce2bbSSoby Mathew  * GICv2 specific Distributor interface register offsets and constants.
28464ce2bbSSoby Mathew  ******************************************************************************/
298782922cSAntonio Nino Diaz #define GICD_ITARGETSR		U(0x800)
308782922cSAntonio Nino Diaz #define GICD_SGIR		U(0xF00)
318782922cSAntonio Nino Diaz #define GICD_CPENDSGIR		U(0xF10)
328782922cSAntonio Nino Diaz #define GICD_SPENDSGIR		U(0xF20)
338782922cSAntonio Nino Diaz #define GICD_PIDR2_GICV2	U(0xFE8)
34464ce2bbSSoby Mathew 
35464ce2bbSSoby Mathew #define ITARGETSR_SHIFT		2
368782922cSAntonio Nino Diaz #define GIC_TARGET_CPU_MASK	U(0xff)
37464ce2bbSSoby Mathew 
38464ce2bbSSoby Mathew #define CPENDSGIR_SHIFT		2
39464ce2bbSSoby Mathew #define SPENDSGIR_SHIFT		CPENDSGIR_SHIFT
40464ce2bbSSoby Mathew 
418db978b5SJeenu Viswambharan #define SGIR_TGTLSTFLT_SHIFT	24
428782922cSAntonio Nino Diaz #define SGIR_TGTLSTFLT_MASK	U(0x3)
438db978b5SJeenu Viswambharan #define SGIR_TGTLST_SHIFT	16
448782922cSAntonio Nino Diaz #define SGIR_TGTLST_MASK	U(0xff)
458782922cSAntonio Nino Diaz #define SGIR_INTID_MASK		ULL(0xf)
468db978b5SJeenu Viswambharan 
478782922cSAntonio Nino Diaz #define SGIR_TGT_SPECIFIC	U(0)
488db978b5SJeenu Viswambharan 
498db978b5SJeenu Viswambharan #define GICV2_SGIR_VALUE(tgt_lst_flt, tgt, intid) \
508db978b5SJeenu Viswambharan 	((((tgt_lst_flt) & SGIR_TGTLSTFLT_MASK) << SGIR_TGTLSTFLT_SHIFT) | \
518db978b5SJeenu Viswambharan 	 (((tgt) & SGIR_TGTLST_MASK) << SGIR_TGTLST_SHIFT) | \
528db978b5SJeenu Viswambharan 	 ((intid) & SGIR_INTID_MASK))
538db978b5SJeenu Viswambharan 
54464ce2bbSSoby Mathew /*******************************************************************************
55464ce2bbSSoby Mathew  * GICv2 specific CPU interface register offsets and constants.
56464ce2bbSSoby Mathew  ******************************************************************************/
57464ce2bbSSoby Mathew /* Physical CPU Interface registers */
588782922cSAntonio Nino Diaz #define GICC_CTLR		U(0x0)
598782922cSAntonio Nino Diaz #define GICC_PMR		U(0x4)
608782922cSAntonio Nino Diaz #define GICC_BPR		U(0x8)
618782922cSAntonio Nino Diaz #define GICC_IAR		U(0xC)
628782922cSAntonio Nino Diaz #define GICC_EOIR		U(0x10)
638782922cSAntonio Nino Diaz #define GICC_RPR		U(0x14)
648782922cSAntonio Nino Diaz #define GICC_HPPIR		U(0x18)
658782922cSAntonio Nino Diaz #define GICC_AHPPIR		U(0x28)
668782922cSAntonio Nino Diaz #define GICC_IIDR		U(0xFC)
678782922cSAntonio Nino Diaz #define GICC_DIR		U(0x1000)
68464ce2bbSSoby Mathew #define GICC_PRIODROP		GICC_EOIR
69464ce2bbSSoby Mathew 
70464ce2bbSSoby Mathew /* GICC_CTLR bit definitions */
718782922cSAntonio Nino Diaz #define EOI_MODE_NS		BIT_32(10)
728782922cSAntonio Nino Diaz #define EOI_MODE_S		BIT_32(9)
738782922cSAntonio Nino Diaz #define IRQ_BYP_DIS_GRP1	BIT_32(8)
748782922cSAntonio Nino Diaz #define FIQ_BYP_DIS_GRP1	BIT_32(7)
758782922cSAntonio Nino Diaz #define IRQ_BYP_DIS_GRP0	BIT_32(6)
768782922cSAntonio Nino Diaz #define FIQ_BYP_DIS_GRP0	BIT_32(5)
778782922cSAntonio Nino Diaz #define CBPR			BIT_32(4)
78464ce2bbSSoby Mathew #define FIQ_EN_SHIFT		3
798782922cSAntonio Nino Diaz #define FIQ_EN_BIT		BIT_32(FIQ_EN_SHIFT)
808782922cSAntonio Nino Diaz #define ACK_CTL			BIT_32(2)
81464ce2bbSSoby Mathew 
82464ce2bbSSoby Mathew /* GICC_IIDR bit masks and shifts */
83464ce2bbSSoby Mathew #define GICC_IIDR_PID_SHIFT	20
84464ce2bbSSoby Mathew #define GICC_IIDR_ARCH_SHIFT	16
85464ce2bbSSoby Mathew #define GICC_IIDR_REV_SHIFT	12
86464ce2bbSSoby Mathew #define GICC_IIDR_IMP_SHIFT	0
87464ce2bbSSoby Mathew 
888782922cSAntonio Nino Diaz #define GICC_IIDR_PID_MASK	U(0xfff)
898782922cSAntonio Nino Diaz #define GICC_IIDR_ARCH_MASK	U(0xf)
908782922cSAntonio Nino Diaz #define GICC_IIDR_REV_MASK	U(0xf)
918782922cSAntonio Nino Diaz #define GICC_IIDR_IMP_MASK	U(0xfff)
92464ce2bbSSoby Mathew 
93464ce2bbSSoby Mathew /* HYP view virtual CPU Interface registers */
948782922cSAntonio Nino Diaz #define GICH_CTL		U(0x0)
958782922cSAntonio Nino Diaz #define GICH_VTR		U(0x4)
968782922cSAntonio Nino Diaz #define GICH_ELRSR0		U(0x30)
978782922cSAntonio Nino Diaz #define GICH_ELRSR1		U(0x34)
988782922cSAntonio Nino Diaz #define GICH_APR0		U(0xF0)
998782922cSAntonio Nino Diaz #define GICH_LR_BASE		U(0x100)
100464ce2bbSSoby Mathew 
101464ce2bbSSoby Mathew /* Virtual CPU Interface registers */
1028782922cSAntonio Nino Diaz #define GICV_CTL		U(0x0)
1038782922cSAntonio Nino Diaz #define GICV_PRIMASK		U(0x4)
1048782922cSAntonio Nino Diaz #define GICV_BP			U(0x8)
1058782922cSAntonio Nino Diaz #define GICV_INTACK		U(0xC)
1068782922cSAntonio Nino Diaz #define GICV_EOI		U(0x10)
1078782922cSAntonio Nino Diaz #define GICV_RUNNINGPRI		U(0x14)
1088782922cSAntonio Nino Diaz #define GICV_HIGHESTPEND	U(0x18)
1098782922cSAntonio Nino Diaz #define GICV_DEACTIVATE		U(0x1000)
110464ce2bbSSoby Mathew 
111464ce2bbSSoby Mathew /* GICD_CTLR bit definitions */
112464ce2bbSSoby Mathew #define CTLR_ENABLE_G1_SHIFT		1
1138782922cSAntonio Nino Diaz #define CTLR_ENABLE_G1_MASK		U(0x1)
1148782922cSAntonio Nino Diaz #define CTLR_ENABLE_G1_BIT		BIT_32(CTLR_ENABLE_G1_SHIFT)
115464ce2bbSSoby Mathew 
116464ce2bbSSoby Mathew /* Interrupt ID mask for HPPIR, AHPPIR, IAR and AIAR CPU Interface registers */
1178782922cSAntonio Nino Diaz #define INT_ID_MASK		U(0x3ff)
118464ce2bbSSoby Mathew 
119464ce2bbSSoby Mathew #ifndef __ASSEMBLY__
120464ce2bbSSoby Mathew 
12193c78ed2SAntonio Nino Diaz #include <cdefs.h>
122c639e8ebSJeenu Viswambharan #include <interrupt_props.h>
123464ce2bbSSoby Mathew #include <stdint.h>
124464ce2bbSSoby Mathew 
125464ce2bbSSoby Mathew /*******************************************************************************
126464ce2bbSSoby Mathew  * This structure describes some of the implementation defined attributes of
127464ce2bbSSoby Mathew  * the GICv2 IP. It is used by the platform port to specify these attributes
128464ce2bbSSoby Mathew  * in order to initialize the GICv2 driver. The attributes are described
129464ce2bbSSoby Mathew  * below.
130464ce2bbSSoby Mathew  *
131fa9db423SJeenu Viswambharan  * The 'gicd_base' field contains the base address of the Distributor interface
132464ce2bbSSoby Mathew  * programmer's view.
133464ce2bbSSoby Mathew  *
134fa9db423SJeenu Viswambharan  * The 'gicc_base' field contains the base address of the CPU Interface
135fa9db423SJeenu Viswambharan  * programmer's view.
136fa9db423SJeenu Viswambharan  *
137fa9db423SJeenu Viswambharan  * The 'target_masks' is a pointer to an array containing 'target_masks_num'
138fa9db423SJeenu Viswambharan  * elements. The GIC driver will populate the array with per-PE target mask to
139fa9db423SJeenu Viswambharan  * use to when targeting interrupts.
140c639e8ebSJeenu Viswambharan  *
141c639e8ebSJeenu Viswambharan  * The 'interrupt_props' field is a pointer to an array that enumerates secure
142c639e8ebSJeenu Viswambharan  * interrupts and their properties. If this field is not NULL, both
143c639e8ebSJeenu Viswambharan  * 'g0_interrupt_array' and 'g1s_interrupt_array' fields are ignored.
144c639e8ebSJeenu Viswambharan  *
145c639e8ebSJeenu Viswambharan  * The 'interrupt_props_num' field contains the number of entries in the
146c639e8ebSJeenu Viswambharan  * 'interrupt_props' array. If this field is non-zero, 'g0_interrupt_num' is
147c639e8ebSJeenu Viswambharan  * ignored.
148464ce2bbSSoby Mathew  ******************************************************************************/
149464ce2bbSSoby Mathew typedef struct gicv2_driver_data {
150464ce2bbSSoby Mathew 	uintptr_t gicd_base;
151464ce2bbSSoby Mathew 	uintptr_t gicc_base;
152fa9db423SJeenu Viswambharan 	unsigned int *target_masks;
153fa9db423SJeenu Viswambharan 	unsigned int target_masks_num;
154c639e8ebSJeenu Viswambharan 	const interrupt_prop_t *interrupt_props;
155c639e8ebSJeenu Viswambharan 	unsigned int interrupt_props_num;
156464ce2bbSSoby Mathew } gicv2_driver_data_t;
157464ce2bbSSoby Mathew 
158464ce2bbSSoby Mathew /*******************************************************************************
159464ce2bbSSoby Mathew  * Function prototypes
160464ce2bbSSoby Mathew  ******************************************************************************/
161464ce2bbSSoby Mathew void gicv2_driver_init(const gicv2_driver_data_t *plat_driver_data);
162464ce2bbSSoby Mathew void gicv2_distif_init(void);
163464ce2bbSSoby Mathew void gicv2_pcpu_distif_init(void);
164464ce2bbSSoby Mathew void gicv2_cpuif_enable(void);
165464ce2bbSSoby Mathew void gicv2_cpuif_disable(void);
166464ce2bbSSoby Mathew unsigned int gicv2_is_fiq_enabled(void);
167464ce2bbSSoby Mathew unsigned int gicv2_get_pending_interrupt_type(void);
168464ce2bbSSoby Mathew unsigned int gicv2_get_pending_interrupt_id(void);
169464ce2bbSSoby Mathew unsigned int gicv2_acknowledge_interrupt(void);
170464ce2bbSSoby Mathew void gicv2_end_of_interrupt(unsigned int id);
171464ce2bbSSoby Mathew unsigned int gicv2_get_interrupt_group(unsigned int id);
172eb68ea9bSJeenu Viswambharan unsigned int gicv2_get_running_priority(void);
173fa9db423SJeenu Viswambharan void gicv2_set_pe_target_mask(unsigned int proc_num);
174cbd3f370SJeenu Viswambharan unsigned int gicv2_get_interrupt_active(unsigned int id);
175979225f4SJeenu Viswambharan void gicv2_enable_interrupt(unsigned int id);
176979225f4SJeenu Viswambharan void gicv2_disable_interrupt(unsigned int id);
177f3a86600SJeenu Viswambharan void gicv2_set_interrupt_priority(unsigned int id, unsigned int priority);
17874dce7faSJeenu Viswambharan void gicv2_set_interrupt_type(unsigned int id, unsigned int type);
1798db978b5SJeenu Viswambharan void gicv2_raise_sgi(int sgi_num, int proc_num);
180fc529feeSJeenu Viswambharan void gicv2_set_spi_routing(unsigned int id, int proc_num);
181a2816a16SJeenu Viswambharan void gicv2_set_interrupt_pending(unsigned int id);
182a2816a16SJeenu Viswambharan void gicv2_clear_interrupt_pending(unsigned int id);
183d55a4450SJeenu Viswambharan unsigned int gicv2_set_pmr(unsigned int mask);
1844acd900dSMarcin Wojtas void gicv2_interrupt_set_cfg(unsigned int id, unsigned int cfg);
185464ce2bbSSoby Mathew 
186464ce2bbSSoby Mathew #endif /* __ASSEMBLY__ */
187464ce2bbSSoby Mathew #endif /* __GICV2_H__ */
188