xref: /rk3399_ARM-atf/include/drivers/arm/gicv2.h (revision 74dce7fa6e42cab3aa54a9543e4a546c1450b2ae)
1464ce2bbSSoby Mathew /*
2eb68ea9bSJeenu Viswambharan  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3464ce2bbSSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5464ce2bbSSoby Mathew  */
6464ce2bbSSoby Mathew 
7464ce2bbSSoby Mathew #ifndef __GICV2_H__
8464ce2bbSSoby Mathew #define __GICV2_H__
9464ce2bbSSoby Mathew 
10464ce2bbSSoby Mathew /*******************************************************************************
11464ce2bbSSoby Mathew  * GICv2 miscellaneous definitions
12464ce2bbSSoby Mathew  ******************************************************************************/
13*74dce7faSJeenu Viswambharan 
14*74dce7faSJeenu Viswambharan /* Interrupt group definitions */
15*74dce7faSJeenu Viswambharan #define GICV2_INTR_GROUP0	0
16*74dce7faSJeenu Viswambharan #define GICV2_INTR_GROUP1	1
17*74dce7faSJeenu Viswambharan 
18464ce2bbSSoby Mathew /* Interrupt IDs reported by the HPPIR and IAR registers */
19464ce2bbSSoby Mathew #define PENDING_G1_INTID	1022
20464ce2bbSSoby Mathew 
21fa9db423SJeenu Viswambharan /* GICv2 can only target up to 8 PEs */
22fa9db423SJeenu Viswambharan #define GICV2_MAX_TARGET_PE	8
23fa9db423SJeenu Viswambharan 
24464ce2bbSSoby Mathew /*******************************************************************************
25464ce2bbSSoby Mathew  * GICv2 specific Distributor interface register offsets and constants.
26464ce2bbSSoby Mathew  ******************************************************************************/
27464ce2bbSSoby Mathew #define GICD_ITARGETSR		0x800
28464ce2bbSSoby Mathew #define GICD_SGIR		0xF00
29464ce2bbSSoby Mathew #define GICD_CPENDSGIR		0xF10
30464ce2bbSSoby Mathew #define GICD_SPENDSGIR		0xF20
31464ce2bbSSoby Mathew #define GICD_PIDR2_GICV2	0xFE8
32464ce2bbSSoby Mathew 
33464ce2bbSSoby Mathew #define ITARGETSR_SHIFT		2
34464ce2bbSSoby Mathew #define GIC_TARGET_CPU_MASK	0xff
35464ce2bbSSoby Mathew 
36464ce2bbSSoby Mathew #define CPENDSGIR_SHIFT		2
37464ce2bbSSoby Mathew #define SPENDSGIR_SHIFT		CPENDSGIR_SHIFT
38464ce2bbSSoby Mathew 
39464ce2bbSSoby Mathew /*******************************************************************************
40464ce2bbSSoby Mathew  * GICv2 specific CPU interface register offsets and constants.
41464ce2bbSSoby Mathew  ******************************************************************************/
42464ce2bbSSoby Mathew /* Physical CPU Interface registers */
43464ce2bbSSoby Mathew #define GICC_CTLR		0x0
44464ce2bbSSoby Mathew #define GICC_PMR		0x4
45464ce2bbSSoby Mathew #define GICC_BPR		0x8
46464ce2bbSSoby Mathew #define GICC_IAR		0xC
47464ce2bbSSoby Mathew #define GICC_EOIR		0x10
48464ce2bbSSoby Mathew #define GICC_RPR		0x14
49464ce2bbSSoby Mathew #define GICC_HPPIR		0x18
50464ce2bbSSoby Mathew #define GICC_AHPPIR		0x28
51464ce2bbSSoby Mathew #define GICC_IIDR		0xFC
52464ce2bbSSoby Mathew #define GICC_DIR		0x1000
53464ce2bbSSoby Mathew #define GICC_PRIODROP		GICC_EOIR
54464ce2bbSSoby Mathew 
55464ce2bbSSoby Mathew /* GICC_CTLR bit definitions */
56464ce2bbSSoby Mathew #define EOI_MODE_NS		(1 << 10)
57464ce2bbSSoby Mathew #define EOI_MODE_S		(1 << 9)
58464ce2bbSSoby Mathew #define IRQ_BYP_DIS_GRP1	(1 << 8)
59464ce2bbSSoby Mathew #define FIQ_BYP_DIS_GRP1	(1 << 7)
60464ce2bbSSoby Mathew #define IRQ_BYP_DIS_GRP0	(1 << 6)
61464ce2bbSSoby Mathew #define FIQ_BYP_DIS_GRP0	(1 << 5)
62464ce2bbSSoby Mathew #define CBPR			(1 << 4)
63464ce2bbSSoby Mathew #define FIQ_EN_SHIFT		3
64464ce2bbSSoby Mathew #define FIQ_EN_BIT		(1 << FIQ_EN_SHIFT)
65464ce2bbSSoby Mathew #define ACK_CTL			(1 << 2)
66464ce2bbSSoby Mathew 
67464ce2bbSSoby Mathew /* GICC_IIDR bit masks and shifts */
68464ce2bbSSoby Mathew #define GICC_IIDR_PID_SHIFT	20
69464ce2bbSSoby Mathew #define GICC_IIDR_ARCH_SHIFT	16
70464ce2bbSSoby Mathew #define GICC_IIDR_REV_SHIFT	12
71464ce2bbSSoby Mathew #define GICC_IIDR_IMP_SHIFT	0
72464ce2bbSSoby Mathew 
73464ce2bbSSoby Mathew #define GICC_IIDR_PID_MASK	0xfff
74464ce2bbSSoby Mathew #define GICC_IIDR_ARCH_MASK	0xf
75464ce2bbSSoby Mathew #define GICC_IIDR_REV_MASK	0xf
76464ce2bbSSoby Mathew #define GICC_IIDR_IMP_MASK	0xfff
77464ce2bbSSoby Mathew 
78464ce2bbSSoby Mathew /* HYP view virtual CPU Interface registers */
79464ce2bbSSoby Mathew #define GICH_CTL		0x0
80464ce2bbSSoby Mathew #define GICH_VTR		0x4
81464ce2bbSSoby Mathew #define GICH_ELRSR0		0x30
82464ce2bbSSoby Mathew #define GICH_ELRSR1		0x34
83464ce2bbSSoby Mathew #define GICH_APR0		0xF0
84464ce2bbSSoby Mathew #define GICH_LR_BASE		0x100
85464ce2bbSSoby Mathew 
86464ce2bbSSoby Mathew /* Virtual CPU Interface registers */
87464ce2bbSSoby Mathew #define GICV_CTL		0x0
88464ce2bbSSoby Mathew #define GICV_PRIMASK		0x4
89464ce2bbSSoby Mathew #define GICV_BP			0x8
90464ce2bbSSoby Mathew #define GICV_INTACK		0xC
91464ce2bbSSoby Mathew #define GICV_EOI		0x10
92464ce2bbSSoby Mathew #define GICV_RUNNINGPRI		0x14
93464ce2bbSSoby Mathew #define GICV_HIGHESTPEND	0x18
94464ce2bbSSoby Mathew #define GICV_DEACTIVATE		0x1000
95464ce2bbSSoby Mathew 
96464ce2bbSSoby Mathew /* GICD_CTLR bit definitions */
97464ce2bbSSoby Mathew #define CTLR_ENABLE_G1_SHIFT		1
98464ce2bbSSoby Mathew #define CTLR_ENABLE_G1_MASK		0x1
99464ce2bbSSoby Mathew #define CTLR_ENABLE_G1_BIT		(1 << CTLR_ENABLE_G1_SHIFT)
100464ce2bbSSoby Mathew 
101464ce2bbSSoby Mathew /* Interrupt ID mask for HPPIR, AHPPIR, IAR and AIAR CPU Interface registers */
102464ce2bbSSoby Mathew #define INT_ID_MASK		0x3ff
103464ce2bbSSoby Mathew 
104464ce2bbSSoby Mathew #ifndef __ASSEMBLY__
105464ce2bbSSoby Mathew 
106464ce2bbSSoby Mathew #include <stdint.h>
107464ce2bbSSoby Mathew 
108464ce2bbSSoby Mathew /*******************************************************************************
109464ce2bbSSoby Mathew  * This structure describes some of the implementation defined attributes of
110464ce2bbSSoby Mathew  * the GICv2 IP. It is used by the platform port to specify these attributes
111464ce2bbSSoby Mathew  * in order to initialize the GICv2 driver. The attributes are described
112464ce2bbSSoby Mathew  * below.
113464ce2bbSSoby Mathew  *
114fa9db423SJeenu Viswambharan  * The 'gicd_base' field contains the base address of the Distributor interface
115464ce2bbSSoby Mathew  * programmer's view.
116464ce2bbSSoby Mathew  *
117fa9db423SJeenu Viswambharan  * The 'gicc_base' field contains the base address of the CPU Interface
118fa9db423SJeenu Viswambharan  * programmer's view.
119fa9db423SJeenu Viswambharan  *
120fa9db423SJeenu Viswambharan  * The 'g0_interrupt_array' field is a pointer to an array in which each
121464ce2bbSSoby Mathew  * entry corresponds to an ID of a Group 0 interrupt.
122464ce2bbSSoby Mathew  *
123fa9db423SJeenu Viswambharan  * The 'g0_interrupt_num' field contains the number of entries in the
124464ce2bbSSoby Mathew  * 'g0_interrupt_array'.
125fa9db423SJeenu Viswambharan  *
126fa9db423SJeenu Viswambharan  * The 'target_masks' is a pointer to an array containing 'target_masks_num'
127fa9db423SJeenu Viswambharan  * elements. The GIC driver will populate the array with per-PE target mask to
128fa9db423SJeenu Viswambharan  * use to when targeting interrupts.
129464ce2bbSSoby Mathew  ******************************************************************************/
130464ce2bbSSoby Mathew typedef struct gicv2_driver_data {
131464ce2bbSSoby Mathew 	uintptr_t gicd_base;
132464ce2bbSSoby Mathew 	uintptr_t gicc_base;
133464ce2bbSSoby Mathew 	unsigned int g0_interrupt_num;
134464ce2bbSSoby Mathew 	const unsigned int *g0_interrupt_array;
135fa9db423SJeenu Viswambharan 	unsigned int *target_masks;
136fa9db423SJeenu Viswambharan 	unsigned int target_masks_num;
137464ce2bbSSoby Mathew } gicv2_driver_data_t;
138464ce2bbSSoby Mathew 
139464ce2bbSSoby Mathew /*******************************************************************************
140464ce2bbSSoby Mathew  * Function prototypes
141464ce2bbSSoby Mathew  ******************************************************************************/
142464ce2bbSSoby Mathew void gicv2_driver_init(const gicv2_driver_data_t *plat_driver_data);
143464ce2bbSSoby Mathew void gicv2_distif_init(void);
144464ce2bbSSoby Mathew void gicv2_pcpu_distif_init(void);
145464ce2bbSSoby Mathew void gicv2_cpuif_enable(void);
146464ce2bbSSoby Mathew void gicv2_cpuif_disable(void);
147464ce2bbSSoby Mathew unsigned int gicv2_is_fiq_enabled(void);
148464ce2bbSSoby Mathew unsigned int gicv2_get_pending_interrupt_type(void);
149464ce2bbSSoby Mathew unsigned int gicv2_get_pending_interrupt_id(void);
150464ce2bbSSoby Mathew unsigned int gicv2_acknowledge_interrupt(void);
151464ce2bbSSoby Mathew void gicv2_end_of_interrupt(unsigned int id);
152464ce2bbSSoby Mathew unsigned int gicv2_get_interrupt_group(unsigned int id);
153eb68ea9bSJeenu Viswambharan unsigned int gicv2_get_running_priority(void);
154fa9db423SJeenu Viswambharan void gicv2_set_pe_target_mask(unsigned int proc_num);
155cbd3f370SJeenu Viswambharan unsigned int gicv2_get_interrupt_active(unsigned int id);
156979225f4SJeenu Viswambharan void gicv2_enable_interrupt(unsigned int id);
157979225f4SJeenu Viswambharan void gicv2_disable_interrupt(unsigned int id);
158f3a86600SJeenu Viswambharan void gicv2_set_interrupt_priority(unsigned int id, unsigned int priority);
159*74dce7faSJeenu Viswambharan void gicv2_set_interrupt_type(unsigned int id, unsigned int type);
160464ce2bbSSoby Mathew 
161464ce2bbSSoby Mathew #endif /* __ASSEMBLY__ */
162464ce2bbSSoby Mathew #endif /* __GICV2_H__ */
163