1df373737SAchin Gupta /* 2*ebf1ca10SSoby Mathew * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3df373737SAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5df373737SAchin Gupta */ 6df373737SAchin Gupta 7df373737SAchin Gupta #ifndef __GIC_COMMON_H__ 8df373737SAchin Gupta #define __GIC_COMMON_H__ 9df373737SAchin Gupta 10df373737SAchin Gupta /******************************************************************************* 11df373737SAchin Gupta * GIC Distributor interface general definitions 12df373737SAchin Gupta ******************************************************************************/ 13df373737SAchin Gupta /* Constants to categorise interrupts */ 14df373737SAchin Gupta #define MIN_SGI_ID 0 15df373737SAchin Gupta #define MIN_PPI_ID 16 16df373737SAchin Gupta #define MIN_SPI_ID 32 17*ebf1ca10SSoby Mathew #define MAX_SPI_ID 1019 18*ebf1ca10SSoby Mathew 19*ebf1ca10SSoby Mathew #define TOTAL_SPI_INTR_NUM (MAX_SPI_ID - MIN_SPI_ID + 1) 20*ebf1ca10SSoby Mathew #define TOTAL_PCPU_INTR_NUM (MIN_SPI_ID - MIN_SGI_ID) 21df373737SAchin Gupta 22df373737SAchin Gupta /* Mask for the priority field common to all GIC interfaces */ 23df373737SAchin Gupta #define GIC_PRI_MASK 0xff 24df373737SAchin Gupta 25df373737SAchin Gupta /* Constant to indicate a spurious interrupt in all GIC versions */ 26df373737SAchin Gupta #define GIC_SPURIOUS_INTERRUPT 1023 27df373737SAchin Gupta 28df373737SAchin Gupta /* Constants to categorise priorities */ 29df373737SAchin Gupta #define GIC_HIGHEST_SEC_PRIORITY 0 30df373737SAchin Gupta #define GIC_LOWEST_SEC_PRIORITY 127 31df373737SAchin Gupta #define GIC_HIGHEST_NS_PRIORITY 128 32df373737SAchin Gupta #define GIC_LOWEST_NS_PRIORITY 254 /* 255 would disable an interrupt */ 33df373737SAchin Gupta 34df373737SAchin Gupta /******************************************************************************* 35df373737SAchin Gupta * GIC Distributor interface register offsets that are common to GICv3 & GICv2 36df373737SAchin Gupta ******************************************************************************/ 37df373737SAchin Gupta #define GICD_CTLR 0x0 38df373737SAchin Gupta #define GICD_TYPER 0x4 39df373737SAchin Gupta #define GICD_IIDR 0x8 40df373737SAchin Gupta #define GICD_IGROUPR 0x80 41df373737SAchin Gupta #define GICD_ISENABLER 0x100 42df373737SAchin Gupta #define GICD_ICENABLER 0x180 43df373737SAchin Gupta #define GICD_ISPENDR 0x200 44df373737SAchin Gupta #define GICD_ICPENDR 0x280 45df373737SAchin Gupta #define GICD_ISACTIVER 0x300 46df373737SAchin Gupta #define GICD_ICACTIVER 0x380 47df373737SAchin Gupta #define GICD_IPRIORITYR 0x400 48df373737SAchin Gupta #define GICD_ICFGR 0xc00 49df373737SAchin Gupta #define GICD_NSACR 0xe00 50df373737SAchin Gupta 51df373737SAchin Gupta /* GICD_CTLR bit definitions */ 52df373737SAchin Gupta #define CTLR_ENABLE_G0_SHIFT 0 53df373737SAchin Gupta #define CTLR_ENABLE_G0_MASK 0x1 54df373737SAchin Gupta #define CTLR_ENABLE_G0_BIT (1 << CTLR_ENABLE_G0_SHIFT) 55df373737SAchin Gupta 56df373737SAchin Gupta 57df373737SAchin Gupta /******************************************************************************* 58df373737SAchin Gupta * GIC Distributor interface register constants that are common to GICv3 & GICv2 59df373737SAchin Gupta ******************************************************************************/ 60df373737SAchin Gupta #define PIDR2_ARCH_REV_SHIFT 4 61df373737SAchin Gupta #define PIDR2_ARCH_REV_MASK 0xf 62df373737SAchin Gupta 63df373737SAchin Gupta /* GICv3 revision as reported by the PIDR2 register */ 64df373737SAchin Gupta #define ARCH_REV_GICV3 0x3 65df373737SAchin Gupta /* GICv2 revision as reported by the PIDR2 register */ 66df373737SAchin Gupta #define ARCH_REV_GICV2 0x2 67df373737SAchin Gupta 68df373737SAchin Gupta #define IGROUPR_SHIFT 5 69df373737SAchin Gupta #define ISENABLER_SHIFT 5 70df373737SAchin Gupta #define ICENABLER_SHIFT ISENABLER_SHIFT 71df373737SAchin Gupta #define ISPENDR_SHIFT 5 72df373737SAchin Gupta #define ICPENDR_SHIFT ISPENDR_SHIFT 73df373737SAchin Gupta #define ISACTIVER_SHIFT 5 74df373737SAchin Gupta #define ICACTIVER_SHIFT ISACTIVER_SHIFT 75df373737SAchin Gupta #define IPRIORITYR_SHIFT 2 76df373737SAchin Gupta #define ICFGR_SHIFT 4 77df373737SAchin Gupta #define NSACR_SHIFT 4 78df373737SAchin Gupta 79df373737SAchin Gupta /* GICD_TYPER shifts and masks */ 80df373737SAchin Gupta #define TYPER_IT_LINES_NO_SHIFT 0 81df373737SAchin Gupta #define TYPER_IT_LINES_NO_MASK 0x1f 82df373737SAchin Gupta 83df373737SAchin Gupta /* Value used to initialize Normal world interrupt priorities four at a time */ 84df373737SAchin Gupta #define GICD_IPRIORITYR_DEF_VAL \ 85df373737SAchin Gupta (GIC_HIGHEST_NS_PRIORITY | \ 86df373737SAchin Gupta (GIC_HIGHEST_NS_PRIORITY << 8) | \ 87df373737SAchin Gupta (GIC_HIGHEST_NS_PRIORITY << 16) | \ 88df373737SAchin Gupta (GIC_HIGHEST_NS_PRIORITY << 24)) 89df373737SAchin Gupta 90df373737SAchin Gupta #endif /* __GIC_COMMON_H__ */ 91