xref: /rk3399_ARM-atf/include/drivers/arm/gic_common.h (revision 82cb2c1ad9897473743f08437d0a3995bed561b9)
1df373737SAchin Gupta /*
238a78614SSoby Mathew  * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
3df373737SAchin Gupta  *
4*82cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5df373737SAchin Gupta  */
6df373737SAchin Gupta 
7df373737SAchin Gupta #ifndef __GIC_COMMON_H__
8df373737SAchin Gupta #define __GIC_COMMON_H__
9df373737SAchin Gupta 
10df373737SAchin Gupta /*******************************************************************************
11df373737SAchin Gupta  * GIC Distributor interface general definitions
12df373737SAchin Gupta  ******************************************************************************/
13df373737SAchin Gupta /* Constants to categorise interrupts */
14df373737SAchin Gupta #define MIN_SGI_ID		0
15df373737SAchin Gupta #define MIN_PPI_ID		16
16df373737SAchin Gupta #define MIN_SPI_ID		32
17df373737SAchin Gupta 
18df373737SAchin Gupta /* Mask for the priority field common to all GIC interfaces */
19df373737SAchin Gupta #define GIC_PRI_MASK			0xff
20df373737SAchin Gupta 
21df373737SAchin Gupta /* Constant to indicate a spurious interrupt in all GIC versions */
22df373737SAchin Gupta #define GIC_SPURIOUS_INTERRUPT		1023
23df373737SAchin Gupta 
24df373737SAchin Gupta /* Constants to categorise priorities */
25df373737SAchin Gupta #define GIC_HIGHEST_SEC_PRIORITY	0
26df373737SAchin Gupta #define GIC_LOWEST_SEC_PRIORITY		127
27df373737SAchin Gupta #define GIC_HIGHEST_NS_PRIORITY		128
28df373737SAchin Gupta #define GIC_LOWEST_NS_PRIORITY		254 /* 255 would disable an interrupt */
29df373737SAchin Gupta 
30df373737SAchin Gupta /*******************************************************************************
31df373737SAchin Gupta  * GIC Distributor interface register offsets that are common to GICv3 & GICv2
32df373737SAchin Gupta  ******************************************************************************/
33df373737SAchin Gupta #define GICD_CTLR		0x0
34df373737SAchin Gupta #define GICD_TYPER		0x4
35df373737SAchin Gupta #define GICD_IIDR		0x8
36df373737SAchin Gupta #define GICD_IGROUPR		0x80
37df373737SAchin Gupta #define GICD_ISENABLER		0x100
38df373737SAchin Gupta #define GICD_ICENABLER		0x180
39df373737SAchin Gupta #define GICD_ISPENDR		0x200
40df373737SAchin Gupta #define GICD_ICPENDR		0x280
41df373737SAchin Gupta #define GICD_ISACTIVER		0x300
42df373737SAchin Gupta #define GICD_ICACTIVER		0x380
43df373737SAchin Gupta #define GICD_IPRIORITYR		0x400
44df373737SAchin Gupta #define GICD_ICFGR		0xc00
45df373737SAchin Gupta #define GICD_NSACR		0xe00
46df373737SAchin Gupta 
47df373737SAchin Gupta /* GICD_CTLR bit definitions */
48df373737SAchin Gupta #define CTLR_ENABLE_G0_SHIFT		0
49df373737SAchin Gupta #define CTLR_ENABLE_G0_MASK		0x1
50df373737SAchin Gupta #define CTLR_ENABLE_G0_BIT		(1 << CTLR_ENABLE_G0_SHIFT)
51df373737SAchin Gupta 
52df373737SAchin Gupta 
53df373737SAchin Gupta /*******************************************************************************
54df373737SAchin Gupta  * GIC Distributor interface register constants that are common to GICv3 & GICv2
55df373737SAchin Gupta  ******************************************************************************/
56df373737SAchin Gupta #define PIDR2_ARCH_REV_SHIFT	4
57df373737SAchin Gupta #define PIDR2_ARCH_REV_MASK	0xf
58df373737SAchin Gupta 
59df373737SAchin Gupta /* GICv3 revision as reported by the PIDR2 register */
60df373737SAchin Gupta #define ARCH_REV_GICV3		0x3
61df373737SAchin Gupta /* GICv2 revision as reported by the PIDR2 register */
62df373737SAchin Gupta #define ARCH_REV_GICV2		0x2
63df373737SAchin Gupta 
64df373737SAchin Gupta #define IGROUPR_SHIFT		5
65df373737SAchin Gupta #define ISENABLER_SHIFT		5
66df373737SAchin Gupta #define ICENABLER_SHIFT		ISENABLER_SHIFT
67df373737SAchin Gupta #define ISPENDR_SHIFT		5
68df373737SAchin Gupta #define ICPENDR_SHIFT		ISPENDR_SHIFT
69df373737SAchin Gupta #define ISACTIVER_SHIFT		5
70df373737SAchin Gupta #define ICACTIVER_SHIFT		ISACTIVER_SHIFT
71df373737SAchin Gupta #define IPRIORITYR_SHIFT	2
72df373737SAchin Gupta #define ICFGR_SHIFT		4
73df373737SAchin Gupta #define NSACR_SHIFT		4
74df373737SAchin Gupta 
75df373737SAchin Gupta /* GICD_TYPER shifts and masks */
76df373737SAchin Gupta #define TYPER_IT_LINES_NO_SHIFT	0
77df373737SAchin Gupta #define TYPER_IT_LINES_NO_MASK	0x1f
78df373737SAchin Gupta 
79df373737SAchin Gupta /* Value used to initialize Normal world interrupt priorities four at a time */
80df373737SAchin Gupta #define GICD_IPRIORITYR_DEF_VAL			\
81df373737SAchin Gupta 	(GIC_HIGHEST_NS_PRIORITY	|	\
82df373737SAchin Gupta 	(GIC_HIGHEST_NS_PRIORITY << 8)	|	\
83df373737SAchin Gupta 	(GIC_HIGHEST_NS_PRIORITY << 16)	|	\
84df373737SAchin Gupta 	(GIC_HIGHEST_NS_PRIORITY << 24))
85df373737SAchin Gupta 
86df373737SAchin Gupta #endif /* __GIC_COMMON_H__ */
87