1df373737SAchin Gupta /* 2ebf1ca10SSoby Mathew * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3df373737SAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5df373737SAchin Gupta */ 6df373737SAchin Gupta 7df373737SAchin Gupta #ifndef __GIC_COMMON_H__ 8df373737SAchin Gupta #define __GIC_COMMON_H__ 9df373737SAchin Gupta 10df373737SAchin Gupta /******************************************************************************* 11df373737SAchin Gupta * GIC Distributor interface general definitions 12df373737SAchin Gupta ******************************************************************************/ 13df373737SAchin Gupta /* Constants to categorise interrupts */ 14df373737SAchin Gupta #define MIN_SGI_ID 0 15ca43b55dSJeenu Viswambharan #define MIN_SEC_SGI_ID 8 16df373737SAchin Gupta #define MIN_PPI_ID 16 17df373737SAchin Gupta #define MIN_SPI_ID 32 18ebf1ca10SSoby Mathew #define MAX_SPI_ID 1019 19ebf1ca10SSoby Mathew 20ebf1ca10SSoby Mathew #define TOTAL_SPI_INTR_NUM (MAX_SPI_ID - MIN_SPI_ID + 1) 21ebf1ca10SSoby Mathew #define TOTAL_PCPU_INTR_NUM (MIN_SPI_ID - MIN_SGI_ID) 22df373737SAchin Gupta 23df373737SAchin Gupta /* Mask for the priority field common to all GIC interfaces */ 24df373737SAchin Gupta #define GIC_PRI_MASK 0xff 25df373737SAchin Gupta 26*22966106SJeenu Viswambharan /* Mask for the configuration field common to all GIC interfaces */ 27*22966106SJeenu Viswambharan #define GIC_CFG_MASK 0x3 28*22966106SJeenu Viswambharan 29df373737SAchin Gupta /* Constant to indicate a spurious interrupt in all GIC versions */ 30df373737SAchin Gupta #define GIC_SPURIOUS_INTERRUPT 1023 31df373737SAchin Gupta 32df373737SAchin Gupta /* Constants to categorise priorities */ 33df373737SAchin Gupta #define GIC_HIGHEST_SEC_PRIORITY 0 34df373737SAchin Gupta #define GIC_LOWEST_SEC_PRIORITY 127 35df373737SAchin Gupta #define GIC_HIGHEST_NS_PRIORITY 128 36df373737SAchin Gupta #define GIC_LOWEST_NS_PRIORITY 254 /* 255 would disable an interrupt */ 37df373737SAchin Gupta 38df373737SAchin Gupta /******************************************************************************* 39df373737SAchin Gupta * GIC Distributor interface register offsets that are common to GICv3 & GICv2 40df373737SAchin Gupta ******************************************************************************/ 41df373737SAchin Gupta #define GICD_CTLR 0x0 42df373737SAchin Gupta #define GICD_TYPER 0x4 43df373737SAchin Gupta #define GICD_IIDR 0x8 44df373737SAchin Gupta #define GICD_IGROUPR 0x80 45df373737SAchin Gupta #define GICD_ISENABLER 0x100 46df373737SAchin Gupta #define GICD_ICENABLER 0x180 47df373737SAchin Gupta #define GICD_ISPENDR 0x200 48df373737SAchin Gupta #define GICD_ICPENDR 0x280 49df373737SAchin Gupta #define GICD_ISACTIVER 0x300 50df373737SAchin Gupta #define GICD_ICACTIVER 0x380 51df373737SAchin Gupta #define GICD_IPRIORITYR 0x400 52df373737SAchin Gupta #define GICD_ICFGR 0xc00 53df373737SAchin Gupta #define GICD_NSACR 0xe00 54df373737SAchin Gupta 55df373737SAchin Gupta /* GICD_CTLR bit definitions */ 56df373737SAchin Gupta #define CTLR_ENABLE_G0_SHIFT 0 57df373737SAchin Gupta #define CTLR_ENABLE_G0_MASK 0x1 58df373737SAchin Gupta #define CTLR_ENABLE_G0_BIT (1 << CTLR_ENABLE_G0_SHIFT) 59df373737SAchin Gupta 60df373737SAchin Gupta 61df373737SAchin Gupta /******************************************************************************* 62df373737SAchin Gupta * GIC Distributor interface register constants that are common to GICv3 & GICv2 63df373737SAchin Gupta ******************************************************************************/ 64df373737SAchin Gupta #define PIDR2_ARCH_REV_SHIFT 4 65df373737SAchin Gupta #define PIDR2_ARCH_REV_MASK 0xf 66df373737SAchin Gupta 67df373737SAchin Gupta /* GICv3 revision as reported by the PIDR2 register */ 68df373737SAchin Gupta #define ARCH_REV_GICV3 0x3 69df373737SAchin Gupta /* GICv2 revision as reported by the PIDR2 register */ 70df373737SAchin Gupta #define ARCH_REV_GICV2 0x2 71df373737SAchin Gupta 72df373737SAchin Gupta #define IGROUPR_SHIFT 5 73df373737SAchin Gupta #define ISENABLER_SHIFT 5 74df373737SAchin Gupta #define ICENABLER_SHIFT ISENABLER_SHIFT 75df373737SAchin Gupta #define ISPENDR_SHIFT 5 76df373737SAchin Gupta #define ICPENDR_SHIFT ISPENDR_SHIFT 77df373737SAchin Gupta #define ISACTIVER_SHIFT 5 78df373737SAchin Gupta #define ICACTIVER_SHIFT ISACTIVER_SHIFT 79df373737SAchin Gupta #define IPRIORITYR_SHIFT 2 80fc529feeSJeenu Viswambharan #define ITARGETSR_SHIFT 2 81df373737SAchin Gupta #define ICFGR_SHIFT 4 82df373737SAchin Gupta #define NSACR_SHIFT 4 83df373737SAchin Gupta 84df373737SAchin Gupta /* GICD_TYPER shifts and masks */ 85df373737SAchin Gupta #define TYPER_IT_LINES_NO_SHIFT 0 86df373737SAchin Gupta #define TYPER_IT_LINES_NO_MASK 0x1f 87df373737SAchin Gupta 88df373737SAchin Gupta /* Value used to initialize Normal world interrupt priorities four at a time */ 89df373737SAchin Gupta #define GICD_IPRIORITYR_DEF_VAL \ 90df373737SAchin Gupta (GIC_HIGHEST_NS_PRIORITY | \ 91df373737SAchin Gupta (GIC_HIGHEST_NS_PRIORITY << 8) | \ 92df373737SAchin Gupta (GIC_HIGHEST_NS_PRIORITY << 16) | \ 93df373737SAchin Gupta (GIC_HIGHEST_NS_PRIORITY << 24)) 94df373737SAchin Gupta 95df373737SAchin Gupta #endif /* __GIC_COMMON_H__ */ 96