1df373737SAchin Gupta /* 217e84eedSJeenu Viswambharan * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 3df373737SAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5df373737SAchin Gupta */ 6df373737SAchin Gupta 7df373737SAchin Gupta #ifndef __GIC_COMMON_H__ 8df373737SAchin Gupta #define __GIC_COMMON_H__ 9df373737SAchin Gupta 10*03b645edSJeenu Viswambharan #include <utils_def.h> 11*03b645edSJeenu Viswambharan 12df373737SAchin Gupta /******************************************************************************* 13df373737SAchin Gupta * GIC Distributor interface general definitions 14df373737SAchin Gupta ******************************************************************************/ 15df373737SAchin Gupta /* Constants to categorise interrupts */ 16df373737SAchin Gupta #define MIN_SGI_ID 0 17ca43b55dSJeenu Viswambharan #define MIN_SEC_SGI_ID 8 18df373737SAchin Gupta #define MIN_PPI_ID 16 19df373737SAchin Gupta #define MIN_SPI_ID 32 20ebf1ca10SSoby Mathew #define MAX_SPI_ID 1019 21ebf1ca10SSoby Mathew 22ebf1ca10SSoby Mathew #define TOTAL_SPI_INTR_NUM (MAX_SPI_ID - MIN_SPI_ID + 1) 23ebf1ca10SSoby Mathew #define TOTAL_PCPU_INTR_NUM (MIN_SPI_ID - MIN_SGI_ID) 24df373737SAchin Gupta 25df373737SAchin Gupta /* Mask for the priority field common to all GIC interfaces */ 26df373737SAchin Gupta #define GIC_PRI_MASK 0xff 27df373737SAchin Gupta 2822966106SJeenu Viswambharan /* Mask for the configuration field common to all GIC interfaces */ 2922966106SJeenu Viswambharan #define GIC_CFG_MASK 0x3 3022966106SJeenu Viswambharan 31df373737SAchin Gupta /* Constant to indicate a spurious interrupt in all GIC versions */ 32df373737SAchin Gupta #define GIC_SPURIOUS_INTERRUPT 1023 33df373737SAchin Gupta 3417e84eedSJeenu Viswambharan /* Interrupt configurations: 2-bit fields with LSB reserved */ 3517e84eedSJeenu Viswambharan #define GIC_INTR_CFG_LEVEL (0 << 1) 3617e84eedSJeenu Viswambharan #define GIC_INTR_CFG_EDGE (1 << 1) 37c639e8ebSJeenu Viswambharan 38df373737SAchin Gupta /* Constants to categorise priorities */ 39*03b645edSJeenu Viswambharan #define GIC_HIGHEST_SEC_PRIORITY U(0x00) 40*03b645edSJeenu Viswambharan #define GIC_LOWEST_SEC_PRIORITY U(0x7f) 41*03b645edSJeenu Viswambharan #define GIC_HIGHEST_NS_PRIORITY U(0x80) 42*03b645edSJeenu Viswambharan #define GIC_LOWEST_NS_PRIORITY U(0xfe) /* 0xff would disable all interrupts */ 43df373737SAchin Gupta 44df373737SAchin Gupta /******************************************************************************* 45df373737SAchin Gupta * GIC Distributor interface register offsets that are common to GICv3 & GICv2 46df373737SAchin Gupta ******************************************************************************/ 47df373737SAchin Gupta #define GICD_CTLR 0x0 48df373737SAchin Gupta #define GICD_TYPER 0x4 49df373737SAchin Gupta #define GICD_IIDR 0x8 50df373737SAchin Gupta #define GICD_IGROUPR 0x80 51df373737SAchin Gupta #define GICD_ISENABLER 0x100 52df373737SAchin Gupta #define GICD_ICENABLER 0x180 53df373737SAchin Gupta #define GICD_ISPENDR 0x200 54df373737SAchin Gupta #define GICD_ICPENDR 0x280 55df373737SAchin Gupta #define GICD_ISACTIVER 0x300 56df373737SAchin Gupta #define GICD_ICACTIVER 0x380 57df373737SAchin Gupta #define GICD_IPRIORITYR 0x400 58df373737SAchin Gupta #define GICD_ICFGR 0xc00 59df373737SAchin Gupta #define GICD_NSACR 0xe00 60df373737SAchin Gupta 61df373737SAchin Gupta /* GICD_CTLR bit definitions */ 62df373737SAchin Gupta #define CTLR_ENABLE_G0_SHIFT 0 63df373737SAchin Gupta #define CTLR_ENABLE_G0_MASK 0x1 64df373737SAchin Gupta #define CTLR_ENABLE_G0_BIT (1 << CTLR_ENABLE_G0_SHIFT) 65df373737SAchin Gupta 66df373737SAchin Gupta 67df373737SAchin Gupta /******************************************************************************* 68df373737SAchin Gupta * GIC Distributor interface register constants that are common to GICv3 & GICv2 69df373737SAchin Gupta ******************************************************************************/ 70df373737SAchin Gupta #define PIDR2_ARCH_REV_SHIFT 4 71df373737SAchin Gupta #define PIDR2_ARCH_REV_MASK 0xf 72df373737SAchin Gupta 73df373737SAchin Gupta /* GICv3 revision as reported by the PIDR2 register */ 74df373737SAchin Gupta #define ARCH_REV_GICV3 0x3 75df373737SAchin Gupta /* GICv2 revision as reported by the PIDR2 register */ 76df373737SAchin Gupta #define ARCH_REV_GICV2 0x2 7764deed19SEtienne Carriere /* GICv1 revision as reported by the PIDR2 register */ 7864deed19SEtienne Carriere #define ARCH_REV_GICV1 0x1 79df373737SAchin Gupta 80df373737SAchin Gupta #define IGROUPR_SHIFT 5 81df373737SAchin Gupta #define ISENABLER_SHIFT 5 82df373737SAchin Gupta #define ICENABLER_SHIFT ISENABLER_SHIFT 83df373737SAchin Gupta #define ISPENDR_SHIFT 5 84df373737SAchin Gupta #define ICPENDR_SHIFT ISPENDR_SHIFT 85df373737SAchin Gupta #define ISACTIVER_SHIFT 5 86df373737SAchin Gupta #define ICACTIVER_SHIFT ISACTIVER_SHIFT 87df373737SAchin Gupta #define IPRIORITYR_SHIFT 2 88fc529feeSJeenu Viswambharan #define ITARGETSR_SHIFT 2 89df373737SAchin Gupta #define ICFGR_SHIFT 4 90df373737SAchin Gupta #define NSACR_SHIFT 4 91df373737SAchin Gupta 92df373737SAchin Gupta /* GICD_TYPER shifts and masks */ 93df373737SAchin Gupta #define TYPER_IT_LINES_NO_SHIFT 0 94df373737SAchin Gupta #define TYPER_IT_LINES_NO_MASK 0x1f 95df373737SAchin Gupta 96df373737SAchin Gupta /* Value used to initialize Normal world interrupt priorities four at a time */ 97df373737SAchin Gupta #define GICD_IPRIORITYR_DEF_VAL \ 98df373737SAchin Gupta (GIC_HIGHEST_NS_PRIORITY | \ 99df373737SAchin Gupta (GIC_HIGHEST_NS_PRIORITY << 8) | \ 100df373737SAchin Gupta (GIC_HIGHEST_NS_PRIORITY << 16) | \ 101df373737SAchin Gupta (GIC_HIGHEST_NS_PRIORITY << 24)) 102df373737SAchin Gupta 103df373737SAchin Gupta #endif /* __GIC_COMMON_H__ */ 104