123e47edeSVikram Kanigiri /* 223e47edeSVikram Kanigiri * Copyright (c) 2015, ARM Limited and Contributors. All rights reserved. 323e47edeSVikram Kanigiri * 423e47edeSVikram Kanigiri * Redistribution and use in source and binary forms, with or without 523e47edeSVikram Kanigiri * modification, are permitted provided that the following conditions are met: 623e47edeSVikram Kanigiri * 723e47edeSVikram Kanigiri * Redistributions of source code must retain the above copyright notice, this 823e47edeSVikram Kanigiri * list of conditions and the following disclaimer. 923e47edeSVikram Kanigiri * 1023e47edeSVikram Kanigiri * Redistributions in binary form must reproduce the above copyright notice, 1123e47edeSVikram Kanigiri * this list of conditions and the following disclaimer in the documentation 1223e47edeSVikram Kanigiri * and/or other materials provided with the distribution. 1323e47edeSVikram Kanigiri * 1423e47edeSVikram Kanigiri * Neither the name of ARM nor the names of its contributors may be used 1523e47edeSVikram Kanigiri * to endorse or promote products derived from this software without specific 1623e47edeSVikram Kanigiri * prior written permission. 1723e47edeSVikram Kanigiri * 1823e47edeSVikram Kanigiri * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 1923e47edeSVikram Kanigiri * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2023e47edeSVikram Kanigiri * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2123e47edeSVikram Kanigiri * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 2223e47edeSVikram Kanigiri * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2323e47edeSVikram Kanigiri * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2423e47edeSVikram Kanigiri * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2523e47edeSVikram Kanigiri * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2623e47edeSVikram Kanigiri * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2723e47edeSVikram Kanigiri * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 2823e47edeSVikram Kanigiri * POSSIBILITY OF SUCH DAMAGE. 2923e47edeSVikram Kanigiri */ 3023e47edeSVikram Kanigiri 3123e47edeSVikram Kanigiri #ifndef __CCI_H__ 3223e47edeSVikram Kanigiri #define __CCI_H__ 3323e47edeSVikram Kanigiri 3423e47edeSVikram Kanigiri /* Slave interface offsets from PERIPHBASE */ 3523e47edeSVikram Kanigiri #define SLAVE_IFACE6_OFFSET 0x7000 3623e47edeSVikram Kanigiri #define SLAVE_IFACE5_OFFSET 0x6000 3723e47edeSVikram Kanigiri #define SLAVE_IFACE4_OFFSET 0x5000 3823e47edeSVikram Kanigiri #define SLAVE_IFACE3_OFFSET 0x4000 3923e47edeSVikram Kanigiri #define SLAVE_IFACE2_OFFSET 0x3000 4023e47edeSVikram Kanigiri #define SLAVE_IFACE1_OFFSET 0x2000 4123e47edeSVikram Kanigiri #define SLAVE_IFACE0_OFFSET 0x1000 4223e47edeSVikram Kanigiri #define SLAVE_IFACE_OFFSET(index) (SLAVE_IFACE0_OFFSET + \ 4323e47edeSVikram Kanigiri (0x1000 * (index))) 4423e47edeSVikram Kanigiri 4523e47edeSVikram Kanigiri /* Slave interface event and count register offsets from PERIPHBASE */ 4623e47edeSVikram Kanigiri #define EVENT_SELECT7_OFFSET 0x80000 4723e47edeSVikram Kanigiri #define EVENT_SELECT6_OFFSET 0x70000 4823e47edeSVikram Kanigiri #define EVENT_SELECT5_OFFSET 0x60000 4923e47edeSVikram Kanigiri #define EVENT_SELECT4_OFFSET 0x50000 5023e47edeSVikram Kanigiri #define EVENT_SELECT3_OFFSET 0x40000 5123e47edeSVikram Kanigiri #define EVENT_SELECT2_OFFSET 0x30000 5223e47edeSVikram Kanigiri #define EVENT_SELECT1_OFFSET 0x20000 5323e47edeSVikram Kanigiri #define EVENT_SELECT0_OFFSET 0x10000 5423e47edeSVikram Kanigiri #define EVENT_OFFSET(index) (EVENT_SELECT0_OFFSET + \ 5523e47edeSVikram Kanigiri (0x10000 * (index))) 5623e47edeSVikram Kanigiri 5723e47edeSVikram Kanigiri /* Control and ID register offsets */ 5823e47edeSVikram Kanigiri #define CTRL_OVERRIDE_REG 0x0 5923e47edeSVikram Kanigiri #define SECURE_ACCESS_REG 0x8 6023e47edeSVikram Kanigiri #define STATUS_REG 0xc 6123e47edeSVikram Kanigiri #define IMPRECISE_ERR_REG 0x10 6223e47edeSVikram Kanigiri #define PERFMON_CTRL_REG 0x100 6323e47edeSVikram Kanigiri #define IFACE_MON_CTRL_REG 0x104 6423e47edeSVikram Kanigiri 6523e47edeSVikram Kanigiri /* Component and peripheral ID registers */ 6623e47edeSVikram Kanigiri #define PERIPHERAL_ID0 0xFE0 6723e47edeSVikram Kanigiri #define PERIPHERAL_ID1 0xFE4 6823e47edeSVikram Kanigiri #define PERIPHERAL_ID2 0xFE8 6923e47edeSVikram Kanigiri #define PERIPHERAL_ID3 0xFEC 7023e47edeSVikram Kanigiri #define PERIPHERAL_ID4 0xFD0 7123e47edeSVikram Kanigiri #define PERIPHERAL_ID5 0xFD4 7223e47edeSVikram Kanigiri #define PERIPHERAL_ID6 0xFD8 7323e47edeSVikram Kanigiri #define PERIPHERAL_ID7 0xFDC 7423e47edeSVikram Kanigiri 7523e47edeSVikram Kanigiri #define COMPONENT_ID0 0xFF0 7623e47edeSVikram Kanigiri #define COMPONENT_ID1 0xFF4 7723e47edeSVikram Kanigiri #define COMPONENT_ID2 0xFF8 7823e47edeSVikram Kanigiri #define COMPONENT_ID3 0xFFC 7923e47edeSVikram Kanigiri #define COMPONENT_ID4 0x1000 8023e47edeSVikram Kanigiri #define COMPONENT_ID5 0x1004 8123e47edeSVikram Kanigiri #define COMPONENT_ID6 0x1008 8223e47edeSVikram Kanigiri #define COMPONENT_ID7 0x100C 8323e47edeSVikram Kanigiri 8423e47edeSVikram Kanigiri /* Slave interface register offsets */ 8523e47edeSVikram Kanigiri #define SNOOP_CTRL_REG 0x0 8623e47edeSVikram Kanigiri #define SH_OVERRIDE_REG 0x4 8723e47edeSVikram Kanigiri #define READ_CHNL_QOS_VAL_OVERRIDE_REG 0x100 8823e47edeSVikram Kanigiri #define WRITE_CHNL_QOS_VAL_OVERRIDE_REG 0x104 8923e47edeSVikram Kanigiri #define MAX_OT_REG 0x110 9023e47edeSVikram Kanigiri 9123e47edeSVikram Kanigiri /* Snoop Control register bit definitions */ 9223e47edeSVikram Kanigiri #define DVM_EN_BIT (1 << 1) 9323e47edeSVikram Kanigiri #define SNOOP_EN_BIT (1 << 0) 9423e47edeSVikram Kanigiri #define SUPPORT_SNOOPS (1 << 30) 9523e47edeSVikram Kanigiri #define SUPPORT_DVM (1 << 31) 9623e47edeSVikram Kanigiri 9723e47edeSVikram Kanigiri /* Status register bit definitions */ 9823e47edeSVikram Kanigiri #define CHANGE_PENDING_BIT (1 << 0) 9923e47edeSVikram Kanigiri 10023e47edeSVikram Kanigiri /* Event and count register offsets */ 10123e47edeSVikram Kanigiri #define EVENT_SELECT_REG 0x0 10223e47edeSVikram Kanigiri #define EVENT_COUNT_REG 0x4 10323e47edeSVikram Kanigiri #define COUNT_CNTRL_REG 0x8 10423e47edeSVikram Kanigiri #define COUNT_OVERFLOW_REG 0xC 10523e47edeSVikram Kanigiri 10623e47edeSVikram Kanigiri /* Slave interface monitor registers */ 10723e47edeSVikram Kanigiri #define INT_MON_REG_SI0 0x90000 10823e47edeSVikram Kanigiri #define INT_MON_REG_SI1 0x90004 10923e47edeSVikram Kanigiri #define INT_MON_REG_SI2 0x90008 11023e47edeSVikram Kanigiri #define INT_MON_REG_SI3 0x9000C 11123e47edeSVikram Kanigiri #define INT_MON_REG_SI4 0x90010 11223e47edeSVikram Kanigiri #define INT_MON_REG_SI5 0x90014 11323e47edeSVikram Kanigiri #define INT_MON_REG_SI6 0x90018 11423e47edeSVikram Kanigiri 11523e47edeSVikram Kanigiri /* Master interface monitor registers */ 11623e47edeSVikram Kanigiri #define INT_MON_REG_MI0 0x90100 11723e47edeSVikram Kanigiri #define INT_MON_REG_MI1 0x90104 11823e47edeSVikram Kanigiri #define INT_MON_REG_MI2 0x90108 11923e47edeSVikram Kanigiri #define INT_MON_REG_MI3 0x9010c 12023e47edeSVikram Kanigiri #define INT_MON_REG_MI4 0x90110 12123e47edeSVikram Kanigiri #define INT_MON_REG_MI5 0x90114 12223e47edeSVikram Kanigiri 12323e47edeSVikram Kanigiri #define SLAVE_IF_UNUSED -1 12423e47edeSVikram Kanigiri 12523e47edeSVikram Kanigiri #if ARM_CCI_PRODUCT_ID == 400 12623e47edeSVikram Kanigiri #define CCI_SLAVE_INTERFACE_COUNT 5 12723e47edeSVikram Kanigiri #elif ARM_CCI_PRODUCT_ID == 500 12823e47edeSVikram Kanigiri #define CCI_SLAVE_INTERFACE_COUNT 7 12923e47edeSVikram Kanigiri #else 13023e47edeSVikram Kanigiri #error "Invalid CCI product or CCI not supported" 13123e47edeSVikram Kanigiri #endif 13223e47edeSVikram Kanigiri 13323e47edeSVikram Kanigiri #ifndef __ASSEMBLY__ 13423e47edeSVikram Kanigiri 13523e47edeSVikram Kanigiri #include <stdint.h> 13623e47edeSVikram Kanigiri 13723e47edeSVikram Kanigiri /* Function declarations */ 13823e47edeSVikram Kanigiri 13923e47edeSVikram Kanigiri /* 14023e47edeSVikram Kanigiri * The ARM CCI driver needs the following: 14123e47edeSVikram Kanigiri * 1. Base address of the CCI-500/CCI-400 14223e47edeSVikram Kanigiri * 2. An array of map between AMBA 4 master ids and ACE/ACE lite slave 14323e47edeSVikram Kanigiri * interfaces. 14423e47edeSVikram Kanigiri * 3. Size of the array. 14523e47edeSVikram Kanigiri * 14623e47edeSVikram Kanigiri * SLAVE_IF_UNUSED should be used in the map to represent no AMBA 4 master exists 14723e47edeSVikram Kanigiri * for that interface. 14823e47edeSVikram Kanigiri */ 149*02462972SJuan Castillo void cci_init(uintptr_t cci_base, 15023e47edeSVikram Kanigiri const int *map, 15123e47edeSVikram Kanigiri unsigned int num_cci_masters); 15223e47edeSVikram Kanigiri 15323e47edeSVikram Kanigiri void cci_enable_snoop_dvm_reqs(unsigned int master_id); 15423e47edeSVikram Kanigiri void cci_disable_snoop_dvm_reqs(unsigned int master_id); 15523e47edeSVikram Kanigiri 15623e47edeSVikram Kanigiri #endif /* __ASSEMBLY__ */ 15723e47edeSVikram Kanigiri #endif /* __CCI_H__ */ 158