1f5478dedSAntonio Nino Diaz /* 2f5478dedSAntonio Nino Diaz * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 3f5478dedSAntonio Nino Diaz * 4f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 5f5478dedSAntonio Nino Diaz */ 6f5478dedSAntonio Nino Diaz 7f5478dedSAntonio Nino Diaz #ifndef SMCCC_HELPERS_H 8f5478dedSAntonio Nino Diaz #define SMCCC_HELPERS_H 9f5478dedSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <lib/smccc.h> 11f5478dedSAntonio Nino Diaz 12*4a8bfdb9SAchin Gupta /* Definitions to help the assembler access the SMC/ERET args structure */ 13*4a8bfdb9SAchin Gupta #define SMC_ARGS_SIZE 0x40 14*4a8bfdb9SAchin Gupta #define SMC_ARG0 0x0 15*4a8bfdb9SAchin Gupta #define SMC_ARG1 0x8 16*4a8bfdb9SAchin Gupta #define SMC_ARG2 0x10 17*4a8bfdb9SAchin Gupta #define SMC_ARG3 0x18 18*4a8bfdb9SAchin Gupta #define SMC_ARG4 0x20 19*4a8bfdb9SAchin Gupta #define SMC_ARG5 0x28 20*4a8bfdb9SAchin Gupta #define SMC_ARG6 0x30 21*4a8bfdb9SAchin Gupta #define SMC_ARG7 0x38 22*4a8bfdb9SAchin Gupta #define SMC_ARGS_END 0x40 23*4a8bfdb9SAchin Gupta 24d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 2509d40e0eSAntonio Nino Diaz 26f5478dedSAntonio Nino Diaz #include <stdbool.h> 27f5478dedSAntonio Nino Diaz 2809d40e0eSAntonio Nino Diaz #include <context.h> 2909d40e0eSAntonio Nino Diaz 30*4a8bfdb9SAchin Gupta #include <platform_def.h> /* For CACHE_WRITEBACK_GRANULE */ 31*4a8bfdb9SAchin Gupta 32f5478dedSAntonio Nino Diaz /* Convenience macros to return from SMC handler */ 33f5478dedSAntonio Nino Diaz #define SMC_RET0(_h) { \ 34f5478dedSAntonio Nino Diaz return (uint64_t) (_h); \ 35f5478dedSAntonio Nino Diaz } 36f5478dedSAntonio Nino Diaz #define SMC_RET1(_h, _x0) { \ 37f5478dedSAntonio Nino Diaz write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X0), (_x0)); \ 38f5478dedSAntonio Nino Diaz SMC_RET0(_h); \ 39f5478dedSAntonio Nino Diaz } 40f5478dedSAntonio Nino Diaz #define SMC_RET2(_h, _x0, _x1) { \ 41f5478dedSAntonio Nino Diaz write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X1), (_x1)); \ 42f5478dedSAntonio Nino Diaz SMC_RET1(_h, (_x0)); \ 43f5478dedSAntonio Nino Diaz } 44f5478dedSAntonio Nino Diaz #define SMC_RET3(_h, _x0, _x1, _x2) { \ 45f5478dedSAntonio Nino Diaz write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X2), (_x2)); \ 46f5478dedSAntonio Nino Diaz SMC_RET2(_h, (_x0), (_x1)); \ 47f5478dedSAntonio Nino Diaz } 48f5478dedSAntonio Nino Diaz #define SMC_RET4(_h, _x0, _x1, _x2, _x3) { \ 49f5478dedSAntonio Nino Diaz write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X3), (_x3)); \ 50f5478dedSAntonio Nino Diaz SMC_RET3(_h, (_x0), (_x1), (_x2)); \ 51f5478dedSAntonio Nino Diaz } 52f5478dedSAntonio Nino Diaz #define SMC_RET5(_h, _x0, _x1, _x2, _x3, _x4) { \ 53f5478dedSAntonio Nino Diaz write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X4), (_x4)); \ 54f5478dedSAntonio Nino Diaz SMC_RET4(_h, (_x0), (_x1), (_x2), (_x3)); \ 55f5478dedSAntonio Nino Diaz } 56f5478dedSAntonio Nino Diaz #define SMC_RET6(_h, _x0, _x1, _x2, _x3, _x4, _x5) { \ 57f5478dedSAntonio Nino Diaz write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X5), (_x5)); \ 58f5478dedSAntonio Nino Diaz SMC_RET5(_h, (_x0), (_x1), (_x2), (_x3), (_x4)); \ 59f5478dedSAntonio Nino Diaz } 60f5478dedSAntonio Nino Diaz #define SMC_RET7(_h, _x0, _x1, _x2, _x3, _x4, _x5, _x6) { \ 61f5478dedSAntonio Nino Diaz write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X6), (_x6)); \ 62f5478dedSAntonio Nino Diaz SMC_RET6(_h, (_x0), (_x1), (_x2), (_x3), (_x4), (_x5)); \ 63f5478dedSAntonio Nino Diaz } 64f5478dedSAntonio Nino Diaz #define SMC_RET8(_h, _x0, _x1, _x2, _x3, _x4, _x5, _x6, _x7) { \ 65f5478dedSAntonio Nino Diaz write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X7), (_x7)); \ 66f5478dedSAntonio Nino Diaz SMC_RET7(_h, (_x0), (_x1), (_x2), (_x3), (_x4), (_x5), (_x6)); \ 67f5478dedSAntonio Nino Diaz } 68f5478dedSAntonio Nino Diaz 69f5478dedSAntonio Nino Diaz /* 70f5478dedSAntonio Nino Diaz * Convenience macros to access general purpose registers using handle provided 71f5478dedSAntonio Nino Diaz * to SMC handler. These take the offset values defined in context.h 72f5478dedSAntonio Nino Diaz */ 73f5478dedSAntonio Nino Diaz #define SMC_GET_GP(_h, _g) \ 74f5478dedSAntonio Nino Diaz read_ctx_reg((get_gpregs_ctx(_h)), (_g)) 75f5478dedSAntonio Nino Diaz #define SMC_SET_GP(_h, _g, _v) \ 76f5478dedSAntonio Nino Diaz write_ctx_reg((get_gpregs_ctx(_h)), (_g), (_v)) 77f5478dedSAntonio Nino Diaz 78f5478dedSAntonio Nino Diaz /* 79f5478dedSAntonio Nino Diaz * Convenience macros to access EL3 context registers using handle provided to 80f5478dedSAntonio Nino Diaz * SMC handler. These take the offset values defined in context.h 81f5478dedSAntonio Nino Diaz */ 82f5478dedSAntonio Nino Diaz #define SMC_GET_EL3(_h, _e) \ 83f5478dedSAntonio Nino Diaz read_ctx_reg((get_el3state_ctx(_h)), (_e)) 84f5478dedSAntonio Nino Diaz #define SMC_SET_EL3(_h, _e, _v) \ 85f5478dedSAntonio Nino Diaz write_ctx_reg((get_el3state_ctx(_h)), (_e), (_v)) 86f5478dedSAntonio Nino Diaz 87f5478dedSAntonio Nino Diaz /* 88f5478dedSAntonio Nino Diaz * Helper macro to retrieve the SMC parameters from cpu_context_t. 89f5478dedSAntonio Nino Diaz */ 90f5478dedSAntonio Nino Diaz #define get_smc_params_from_ctx(_hdl, _x1, _x2, _x3, _x4) \ 91f5478dedSAntonio Nino Diaz do { \ 92f5478dedSAntonio Nino Diaz const gp_regs_t *regs = get_gpregs_ctx(_hdl); \ 93f5478dedSAntonio Nino Diaz _x1 = read_ctx_reg(regs, CTX_GPREG_X1); \ 94f5478dedSAntonio Nino Diaz _x2 = read_ctx_reg(regs, CTX_GPREG_X2); \ 95f5478dedSAntonio Nino Diaz _x3 = read_ctx_reg(regs, CTX_GPREG_X3); \ 96f5478dedSAntonio Nino Diaz _x4 = read_ctx_reg(regs, CTX_GPREG_X4); \ 97f5478dedSAntonio Nino Diaz } while (false) 98f5478dedSAntonio Nino Diaz 99*4a8bfdb9SAchin Gupta typedef struct { 100*4a8bfdb9SAchin Gupta uint64_t _regs[SMC_ARGS_END >> 3]; 101*4a8bfdb9SAchin Gupta } __aligned(CACHE_WRITEBACK_GRANULE) smc_args_t; 102*4a8bfdb9SAchin Gupta 103*4a8bfdb9SAchin Gupta /* 104*4a8bfdb9SAchin Gupta * Ensure that the assembler's view of the size of the tsp_args is the 105*4a8bfdb9SAchin Gupta * same as the compilers. 106*4a8bfdb9SAchin Gupta */ 107*4a8bfdb9SAchin Gupta CASSERT(sizeof(smc_args_t) == SMC_ARGS_SIZE, assert_sp_args_size_mismatch); 108*4a8bfdb9SAchin Gupta 109*4a8bfdb9SAchin Gupta static inline smc_args_t smc_helper(uint32_t func, uint64_t arg0, 110*4a8bfdb9SAchin Gupta uint64_t arg1, uint64_t arg2, 111*4a8bfdb9SAchin Gupta uint64_t arg3, uint64_t arg4, 112*4a8bfdb9SAchin Gupta uint64_t arg5, uint64_t arg6) 113*4a8bfdb9SAchin Gupta { 114*4a8bfdb9SAchin Gupta smc_args_t ret_args = {0}; 115*4a8bfdb9SAchin Gupta 116*4a8bfdb9SAchin Gupta register uint64_t r0 __asm__("x0") = func; 117*4a8bfdb9SAchin Gupta register uint64_t r1 __asm__("x1") = arg0; 118*4a8bfdb9SAchin Gupta register uint64_t r2 __asm__("x2") = arg1; 119*4a8bfdb9SAchin Gupta register uint64_t r3 __asm__("x3") = arg2; 120*4a8bfdb9SAchin Gupta register uint64_t r4 __asm__("x4") = arg3; 121*4a8bfdb9SAchin Gupta register uint64_t r5 __asm__("x5") = arg4; 122*4a8bfdb9SAchin Gupta register uint64_t r6 __asm__("x6") = arg5; 123*4a8bfdb9SAchin Gupta register uint64_t r7 __asm__("x7") = arg6; 124*4a8bfdb9SAchin Gupta 125*4a8bfdb9SAchin Gupta /* Output registers, also used as inputs ('+' constraint). */ 126*4a8bfdb9SAchin Gupta __asm__ volatile("smc #0" 127*4a8bfdb9SAchin Gupta : "+r"(r0), "+r"(r1), "+r"(r2), "+r"(r3), "+r"(r4), 128*4a8bfdb9SAchin Gupta "+r"(r5), "+r"(r6), "+r"(r7)); 129*4a8bfdb9SAchin Gupta 130*4a8bfdb9SAchin Gupta ret_args._regs[0] = r0; 131*4a8bfdb9SAchin Gupta ret_args._regs[1] = r1; 132*4a8bfdb9SAchin Gupta ret_args._regs[2] = r2; 133*4a8bfdb9SAchin Gupta ret_args._regs[3] = r3; 134*4a8bfdb9SAchin Gupta ret_args._regs[4] = r4; 135*4a8bfdb9SAchin Gupta ret_args._regs[5] = r5; 136*4a8bfdb9SAchin Gupta ret_args._regs[6] = r6; 137*4a8bfdb9SAchin Gupta ret_args._regs[7] = r7; 138*4a8bfdb9SAchin Gupta 139*4a8bfdb9SAchin Gupta return ret_args; 140*4a8bfdb9SAchin Gupta } 141*4a8bfdb9SAchin Gupta 142d5dfdeb6SJulius Werner #endif /*__ASSEMBLER__*/ 143f5478dedSAntonio Nino Diaz 144f5478dedSAntonio Nino Diaz #endif /* SMCCC_HELPERS_H */ 145