xref: /rk3399_ARM-atf/include/arch/aarch64/smccc_helpers.h (revision fda255c36d3752f8213b58983dbacc514740dd2b)
1f5478dedSAntonio Nino Diaz /*
2f5478dedSAntonio Nino Diaz  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3f5478dedSAntonio Nino Diaz  *
4f5478dedSAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
5f5478dedSAntonio Nino Diaz  */
6f5478dedSAntonio Nino Diaz 
7f5478dedSAntonio Nino Diaz #ifndef SMCCC_HELPERS_H
8f5478dedSAntonio Nino Diaz #define SMCCC_HELPERS_H
9f5478dedSAntonio Nino Diaz 
1009d40e0eSAntonio Nino Diaz #include <lib/smccc.h>
11f5478dedSAntonio Nino Diaz 
124a8bfdb9SAchin Gupta /* Definitions to help the assembler access the SMC/ERET args structure */
134a8bfdb9SAchin Gupta #define SMC_ARGS_SIZE		0x40
144a8bfdb9SAchin Gupta #define SMC_ARG0		0x0
154a8bfdb9SAchin Gupta #define SMC_ARG1		0x8
164a8bfdb9SAchin Gupta #define SMC_ARG2		0x10
174a8bfdb9SAchin Gupta #define SMC_ARG3		0x18
184a8bfdb9SAchin Gupta #define SMC_ARG4		0x20
194a8bfdb9SAchin Gupta #define SMC_ARG5		0x28
204a8bfdb9SAchin Gupta #define SMC_ARG6		0x30
214a8bfdb9SAchin Gupta #define SMC_ARG7		0x38
224a8bfdb9SAchin Gupta #define SMC_ARGS_END		0x40
234a8bfdb9SAchin Gupta 
24d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__
2509d40e0eSAntonio Nino Diaz 
26f5478dedSAntonio Nino Diaz #include <stdbool.h>
27f5478dedSAntonio Nino Diaz 
2809d40e0eSAntonio Nino Diaz #include <context.h>
2909d40e0eSAntonio Nino Diaz 
304a8bfdb9SAchin Gupta #include <platform_def.h> /* For CACHE_WRITEBACK_GRANULE */
314a8bfdb9SAchin Gupta 
32f5478dedSAntonio Nino Diaz /* Convenience macros to return from SMC handler */
33f5478dedSAntonio Nino Diaz #define SMC_RET0(_h)	{					\
34f5478dedSAntonio Nino Diaz 	return (uint64_t) (_h);					\
35f5478dedSAntonio Nino Diaz }
36f5478dedSAntonio Nino Diaz #define SMC_RET1(_h, _x0)	{				\
37f5478dedSAntonio Nino Diaz 	write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X0), (_x0));	\
38f5478dedSAntonio Nino Diaz 	SMC_RET0(_h);						\
39f5478dedSAntonio Nino Diaz }
40f5478dedSAntonio Nino Diaz #define SMC_RET2(_h, _x0, _x1)	{				\
41f5478dedSAntonio Nino Diaz 	write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X1), (_x1));	\
42f5478dedSAntonio Nino Diaz 	SMC_RET1(_h, (_x0));					\
43f5478dedSAntonio Nino Diaz }
44f5478dedSAntonio Nino Diaz #define SMC_RET3(_h, _x0, _x1, _x2)	{			\
45f5478dedSAntonio Nino Diaz 	write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X2), (_x2));	\
46f5478dedSAntonio Nino Diaz 	SMC_RET2(_h, (_x0), (_x1));				\
47f5478dedSAntonio Nino Diaz }
48f5478dedSAntonio Nino Diaz #define SMC_RET4(_h, _x0, _x1, _x2, _x3)	{		\
49f5478dedSAntonio Nino Diaz 	write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X3), (_x3));	\
50f5478dedSAntonio Nino Diaz 	SMC_RET3(_h, (_x0), (_x1), (_x2));			\
51f5478dedSAntonio Nino Diaz }
52f5478dedSAntonio Nino Diaz #define SMC_RET5(_h, _x0, _x1, _x2, _x3, _x4)	{		\
53f5478dedSAntonio Nino Diaz 	write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X4), (_x4));	\
54f5478dedSAntonio Nino Diaz 	SMC_RET4(_h, (_x0), (_x1), (_x2), (_x3));		\
55f5478dedSAntonio Nino Diaz }
56f5478dedSAntonio Nino Diaz #define SMC_RET6(_h, _x0, _x1, _x2, _x3, _x4, _x5)	{	\
57f5478dedSAntonio Nino Diaz 	write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X5), (_x5));	\
58f5478dedSAntonio Nino Diaz 	SMC_RET5(_h, (_x0), (_x1), (_x2), (_x3), (_x4));	\
59f5478dedSAntonio Nino Diaz }
60f5478dedSAntonio Nino Diaz #define SMC_RET7(_h, _x0, _x1, _x2, _x3, _x4, _x5, _x6)	{	\
61f5478dedSAntonio Nino Diaz 	write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X6), (_x6));	\
62f5478dedSAntonio Nino Diaz 	SMC_RET6(_h, (_x0), (_x1), (_x2), (_x3), (_x4), (_x5));	\
63f5478dedSAntonio Nino Diaz }
64f5478dedSAntonio Nino Diaz #define SMC_RET8(_h, _x0, _x1, _x2, _x3, _x4, _x5, _x6, _x7) {	\
65f5478dedSAntonio Nino Diaz 	write_ctx_reg((get_gpregs_ctx(_h)), (CTX_GPREG_X7), (_x7));	\
66f5478dedSAntonio Nino Diaz 	SMC_RET7(_h, (_x0), (_x1), (_x2), (_x3), (_x4), (_x5), (_x6));	\
67f5478dedSAntonio Nino Diaz }
68f5478dedSAntonio Nino Diaz 
69f5478dedSAntonio Nino Diaz /*
70f5478dedSAntonio Nino Diaz  * Convenience macros to access general purpose registers using handle provided
71f5478dedSAntonio Nino Diaz  * to SMC handler. These take the offset values defined in context.h
72f5478dedSAntonio Nino Diaz  */
73f5478dedSAntonio Nino Diaz #define SMC_GET_GP(_h, _g)					\
74f5478dedSAntonio Nino Diaz 	read_ctx_reg((get_gpregs_ctx(_h)), (_g))
75f5478dedSAntonio Nino Diaz #define SMC_SET_GP(_h, _g, _v)					\
76f5478dedSAntonio Nino Diaz 	write_ctx_reg((get_gpregs_ctx(_h)), (_g), (_v))
77f5478dedSAntonio Nino Diaz 
78*eaaf517cSRaghu Krishnamurthy 
79*eaaf517cSRaghu Krishnamurthy /* Useful for SMCCCv1.2 */
80*eaaf517cSRaghu Krishnamurthy #define SMC_RET18(_h, _x0, _x1, _x2, _x3, _x4, _x5, _x6, _x7, _x8, _x9, \
81*eaaf517cSRaghu Krishnamurthy 		_x10, _x11, _x12, _x13, _x14, _x15, _x16, _x17) {	\
82*eaaf517cSRaghu Krishnamurthy 	SMC_SET_GP(_h, CTX_GPREG_X8, _x8);				\
83*eaaf517cSRaghu Krishnamurthy 	SMC_SET_GP(_h, CTX_GPREG_X9, _x9);				\
84*eaaf517cSRaghu Krishnamurthy 	SMC_SET_GP(_h, CTX_GPREG_X10, _x10);				\
85*eaaf517cSRaghu Krishnamurthy 	SMC_SET_GP(_h, CTX_GPREG_X11, _x11);				\
86*eaaf517cSRaghu Krishnamurthy 	SMC_SET_GP(_h, CTX_GPREG_X12, _x12);				\
87*eaaf517cSRaghu Krishnamurthy 	SMC_SET_GP(_h, CTX_GPREG_X13, _x13);				\
88*eaaf517cSRaghu Krishnamurthy 	SMC_SET_GP(_h, CTX_GPREG_X14, _x14);				\
89*eaaf517cSRaghu Krishnamurthy 	SMC_SET_GP(_h, CTX_GPREG_X15, _x15);				\
90*eaaf517cSRaghu Krishnamurthy 	SMC_SET_GP(_h, CTX_GPREG_X16, _x16);				\
91*eaaf517cSRaghu Krishnamurthy 	SMC_SET_GP(_h, CTX_GPREG_X17, _x17);				\
92*eaaf517cSRaghu Krishnamurthy 	SMC_RET8(_h, (_x0), (_x1), (_x2), (_x3), (_x4), (_x5), (_x6),	\
93*eaaf517cSRaghu Krishnamurthy 		(_x7));							\
94*eaaf517cSRaghu Krishnamurthy }
95*eaaf517cSRaghu Krishnamurthy 
96f5478dedSAntonio Nino Diaz /*
97f5478dedSAntonio Nino Diaz  * Convenience macros to access EL3 context registers using handle provided to
98f5478dedSAntonio Nino Diaz  * SMC handler. These take the offset values defined in context.h
99f5478dedSAntonio Nino Diaz  */
100f5478dedSAntonio Nino Diaz #define SMC_GET_EL3(_h, _e)					\
101f5478dedSAntonio Nino Diaz 	read_ctx_reg((get_el3state_ctx(_h)), (_e))
102f5478dedSAntonio Nino Diaz #define SMC_SET_EL3(_h, _e, _v)					\
103f5478dedSAntonio Nino Diaz 	write_ctx_reg((get_el3state_ctx(_h)), (_e), (_v))
104f5478dedSAntonio Nino Diaz 
105f5478dedSAntonio Nino Diaz /*
106f5478dedSAntonio Nino Diaz  * Helper macro to retrieve the SMC parameters from cpu_context_t.
107f5478dedSAntonio Nino Diaz  */
108f5478dedSAntonio Nino Diaz #define get_smc_params_from_ctx(_hdl, _x1, _x2, _x3, _x4)	\
109f5478dedSAntonio Nino Diaz 	do {							\
110f5478dedSAntonio Nino Diaz 		const gp_regs_t *regs = get_gpregs_ctx(_hdl);	\
111f5478dedSAntonio Nino Diaz 		_x1 = read_ctx_reg(regs, CTX_GPREG_X1);		\
112f5478dedSAntonio Nino Diaz 		_x2 = read_ctx_reg(regs, CTX_GPREG_X2);		\
113f5478dedSAntonio Nino Diaz 		_x3 = read_ctx_reg(regs, CTX_GPREG_X3);		\
114f5478dedSAntonio Nino Diaz 		_x4 = read_ctx_reg(regs, CTX_GPREG_X4);		\
115f5478dedSAntonio Nino Diaz 	} while (false)
116f5478dedSAntonio Nino Diaz 
1174a8bfdb9SAchin Gupta typedef struct {
1184a8bfdb9SAchin Gupta 	uint64_t _regs[SMC_ARGS_END >> 3];
1194a8bfdb9SAchin Gupta } __aligned(CACHE_WRITEBACK_GRANULE) smc_args_t;
1204a8bfdb9SAchin Gupta 
1214a8bfdb9SAchin Gupta /*
1224a8bfdb9SAchin Gupta  * Ensure that the assembler's view of the size of the tsp_args is the
1234a8bfdb9SAchin Gupta  * same as the compilers.
1244a8bfdb9SAchin Gupta  */
1254a8bfdb9SAchin Gupta CASSERT(sizeof(smc_args_t) == SMC_ARGS_SIZE, assert_sp_args_size_mismatch);
1264a8bfdb9SAchin Gupta 
smc_helper(uint32_t func,uint64_t arg0,uint64_t arg1,uint64_t arg2,uint64_t arg3,uint64_t arg4,uint64_t arg5,uint64_t arg6)1274a8bfdb9SAchin Gupta static inline smc_args_t smc_helper(uint32_t func, uint64_t arg0,
1284a8bfdb9SAchin Gupta 	       uint64_t arg1, uint64_t arg2,
1294a8bfdb9SAchin Gupta 	       uint64_t arg3, uint64_t arg4,
1304a8bfdb9SAchin Gupta 	       uint64_t arg5, uint64_t arg6)
1314a8bfdb9SAchin Gupta {
1324a8bfdb9SAchin Gupta 	smc_args_t ret_args = {0};
1334a8bfdb9SAchin Gupta 
1344a8bfdb9SAchin Gupta 	register uint64_t r0 __asm__("x0") = func;
1354a8bfdb9SAchin Gupta 	register uint64_t r1 __asm__("x1") = arg0;
1364a8bfdb9SAchin Gupta 	register uint64_t r2 __asm__("x2") = arg1;
1374a8bfdb9SAchin Gupta 	register uint64_t r3 __asm__("x3") = arg2;
1384a8bfdb9SAchin Gupta 	register uint64_t r4 __asm__("x4") = arg3;
1394a8bfdb9SAchin Gupta 	register uint64_t r5 __asm__("x5") = arg4;
1404a8bfdb9SAchin Gupta 	register uint64_t r6 __asm__("x6") = arg5;
1414a8bfdb9SAchin Gupta 	register uint64_t r7 __asm__("x7") = arg6;
1424a8bfdb9SAchin Gupta 
1434a8bfdb9SAchin Gupta 	/* Output registers, also used as inputs ('+' constraint). */
1444a8bfdb9SAchin Gupta 	__asm__ volatile("smc #0"
1454a8bfdb9SAchin Gupta 			: "+r"(r0), "+r"(r1), "+r"(r2), "+r"(r3), "+r"(r4),
1464a8bfdb9SAchin Gupta 			  "+r"(r5), "+r"(r6), "+r"(r7));
1474a8bfdb9SAchin Gupta 
1484a8bfdb9SAchin Gupta 	ret_args._regs[0] = r0;
1494a8bfdb9SAchin Gupta 	ret_args._regs[1] = r1;
1504a8bfdb9SAchin Gupta 	ret_args._regs[2] = r2;
1514a8bfdb9SAchin Gupta 	ret_args._regs[3] = r3;
1524a8bfdb9SAchin Gupta 	ret_args._regs[4] = r4;
1534a8bfdb9SAchin Gupta 	ret_args._regs[5] = r5;
1544a8bfdb9SAchin Gupta 	ret_args._regs[6] = r6;
1554a8bfdb9SAchin Gupta 	ret_args._regs[7] = r7;
1564a8bfdb9SAchin Gupta 
1574a8bfdb9SAchin Gupta 	return ret_args;
1584a8bfdb9SAchin Gupta }
1594a8bfdb9SAchin Gupta 
160d5dfdeb6SJulius Werner #endif /*__ASSEMBLER__*/
161f5478dedSAntonio Nino Diaz 
162f5478dedSAntonio Nino Diaz #endif /* SMCCC_HELPERS_H */
163