xref: /rk3399_ARM-atf/include/arch/aarch64/el3_common_macros.S (revision f5478dedf9e096d9539362b38ceb096b940ba3e2)
1*f5478dedSAntonio Nino Diaz/*
2*f5478dedSAntonio Nino Diaz * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3*f5478dedSAntonio Nino Diaz *
4*f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause
5*f5478dedSAntonio Nino Diaz */
6*f5478dedSAntonio Nino Diaz
7*f5478dedSAntonio Nino Diaz#ifndef EL3_COMMON_MACROS_S
8*f5478dedSAntonio Nino Diaz#define EL3_COMMON_MACROS_S
9*f5478dedSAntonio Nino Diaz
10*f5478dedSAntonio Nino Diaz#include <arch.h>
11*f5478dedSAntonio Nino Diaz#include <asm_macros.S>
12*f5478dedSAntonio Nino Diaz
13*f5478dedSAntonio Nino Diaz	/*
14*f5478dedSAntonio Nino Diaz	 * Helper macro to initialise EL3 registers we care about.
15*f5478dedSAntonio Nino Diaz	 */
16*f5478dedSAntonio Nino Diaz	.macro el3_arch_init_common
17*f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
18*f5478dedSAntonio Nino Diaz	 * SCTLR_EL3 has already been initialised - read current value before
19*f5478dedSAntonio Nino Diaz	 * modifying.
20*f5478dedSAntonio Nino Diaz	 *
21*f5478dedSAntonio Nino Diaz	 * SCTLR_EL3.I: Enable the instruction cache.
22*f5478dedSAntonio Nino Diaz	 *
23*f5478dedSAntonio Nino Diaz	 * SCTLR_EL3.SA: Enable Stack Alignment check. A SP alignment fault
24*f5478dedSAntonio Nino Diaz	 *  exception is generated if a load or store instruction executed at
25*f5478dedSAntonio Nino Diaz	 *  EL3 uses the SP as the base address and the SP is not aligned to a
26*f5478dedSAntonio Nino Diaz	 *  16-byte boundary.
27*f5478dedSAntonio Nino Diaz	 *
28*f5478dedSAntonio Nino Diaz	 * SCTLR_EL3.A: Enable Alignment fault checking. All instructions that
29*f5478dedSAntonio Nino Diaz	 *  load or store one or more registers have an alignment check that the
30*f5478dedSAntonio Nino Diaz	 *  address being accessed is aligned to the size of the data element(s)
31*f5478dedSAntonio Nino Diaz	 *  being accessed.
32*f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
33*f5478dedSAntonio Nino Diaz	 */
34*f5478dedSAntonio Nino Diaz	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
35*f5478dedSAntonio Nino Diaz	mrs	x0, sctlr_el3
36*f5478dedSAntonio Nino Diaz	orr	x0, x0, x1
37*f5478dedSAntonio Nino Diaz	msr	sctlr_el3, x0
38*f5478dedSAntonio Nino Diaz	isb
39*f5478dedSAntonio Nino Diaz
40*f5478dedSAntonio Nino Diaz#ifdef IMAGE_BL31
41*f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
42*f5478dedSAntonio Nino Diaz	 * Initialise the per-cpu cache pointer to the CPU.
43*f5478dedSAntonio Nino Diaz	 * This is done early to enable crash reporting to have access to crash
44*f5478dedSAntonio Nino Diaz	 * stack. Since crash reporting depends on cpu_data to report the
45*f5478dedSAntonio Nino Diaz	 * unhandled exception, not doing so can lead to recursive exceptions
46*f5478dedSAntonio Nino Diaz	 * due to a NULL TPIDR_EL3.
47*f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
48*f5478dedSAntonio Nino Diaz	 */
49*f5478dedSAntonio Nino Diaz	bl	init_cpu_data_ptr
50*f5478dedSAntonio Nino Diaz#endif /* IMAGE_BL31 */
51*f5478dedSAntonio Nino Diaz
52*f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
53*f5478dedSAntonio Nino Diaz	 * Initialise SCR_EL3, setting all fields rather than relying on hw.
54*f5478dedSAntonio Nino Diaz	 * All fields are architecturally UNKNOWN on reset. The following fields
55*f5478dedSAntonio Nino Diaz	 * do not change during the TF lifetime. The remaining fields are set to
56*f5478dedSAntonio Nino Diaz	 * zero here but are updated ahead of transitioning to a lower EL in the
57*f5478dedSAntonio Nino Diaz	 * function cm_init_context_common().
58*f5478dedSAntonio Nino Diaz	 *
59*f5478dedSAntonio Nino Diaz	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
60*f5478dedSAntonio Nino Diaz	 *  EL2, EL1 and EL0 are not trapped to EL3.
61*f5478dedSAntonio Nino Diaz	 *
62*f5478dedSAntonio Nino Diaz	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
63*f5478dedSAntonio Nino Diaz	 *  EL2, EL1 and EL0 are not trapped to EL3.
64*f5478dedSAntonio Nino Diaz	 *
65*f5478dedSAntonio Nino Diaz	 * SCR_EL3.SIF: Set to one to disable instruction fetches from
66*f5478dedSAntonio Nino Diaz	 *  Non-secure memory.
67*f5478dedSAntonio Nino Diaz	 *
68*f5478dedSAntonio Nino Diaz	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
69*f5478dedSAntonio Nino Diaz	 *  both Security states and both Execution states.
70*f5478dedSAntonio Nino Diaz	 *
71*f5478dedSAntonio Nino Diaz	 * SCR_EL3.EA: Set to one to route External Aborts and SError Interrupts
72*f5478dedSAntonio Nino Diaz	 *  to EL3 when executing at any EL.
73*f5478dedSAntonio Nino Diaz	 *
74*f5478dedSAntonio Nino Diaz	 * SCR_EL3.{API,APK}: For Armv8.3 pointer authentication feature,
75*f5478dedSAntonio Nino Diaz	 * disable traps to EL3 when accessing key registers or using pointer
76*f5478dedSAntonio Nino Diaz	 * authentication instructions from lower ELs.
77*f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
78*f5478dedSAntonio Nino Diaz	 */
79*f5478dedSAntonio Nino Diaz	mov_imm	x0, ((SCR_RESET_VAL | SCR_EA_BIT | SCR_SIF_BIT | \
80*f5478dedSAntonio Nino Diaz				SCR_API_BIT | SCR_APK_BIT) \
81*f5478dedSAntonio Nino Diaz			& ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT))
82*f5478dedSAntonio Nino Diaz	msr	scr_el3, x0
83*f5478dedSAntonio Nino Diaz
84*f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
85*f5478dedSAntonio Nino Diaz	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
86*f5478dedSAntonio Nino Diaz	 * Some fields are architecturally UNKNOWN on reset.
87*f5478dedSAntonio Nino Diaz	 *
88*f5478dedSAntonio Nino Diaz	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
89*f5478dedSAntonio Nino Diaz	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
90*f5478dedSAntonio Nino Diaz	 *  disabled from all ELs in Secure state.
91*f5478dedSAntonio Nino Diaz	 *
92*f5478dedSAntonio Nino Diaz	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
93*f5478dedSAntonio Nino Diaz	 *  privileged debug from S-EL1.
94*f5478dedSAntonio Nino Diaz	 *
95*f5478dedSAntonio Nino Diaz	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
96*f5478dedSAntonio Nino Diaz	 *  access to the powerdown debug registers do not trap to EL3.
97*f5478dedSAntonio Nino Diaz	 *
98*f5478dedSAntonio Nino Diaz	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
99*f5478dedSAntonio Nino Diaz	 *  debug registers, other than those registers that are controlled by
100*f5478dedSAntonio Nino Diaz	 *  MDCR_EL3.TDOSA.
101*f5478dedSAntonio Nino Diaz	 *
102*f5478dedSAntonio Nino Diaz	 * MDCR_EL3.TPM: Set to zero so that EL0, EL1, and EL2 System register
103*f5478dedSAntonio Nino Diaz	 *  accesses to all Performance Monitors registers do not trap to EL3.
104*f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
105*f5478dedSAntonio Nino Diaz	 */
106*f5478dedSAntonio Nino Diaz	mov_imm	x0, ((MDCR_EL3_RESET_VAL | MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE)) \
107*f5478dedSAntonio Nino Diaz			& ~(MDCR_TDOSA_BIT | MDCR_TDA_BIT | MDCR_TPM_BIT))
108*f5478dedSAntonio Nino Diaz	msr	mdcr_el3, x0
109*f5478dedSAntonio Nino Diaz
110*f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
111*f5478dedSAntonio Nino Diaz	 * Enable External Aborts and SError Interrupts now that the exception
112*f5478dedSAntonio Nino Diaz	 * vectors have been setup.
113*f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
114*f5478dedSAntonio Nino Diaz	 */
115*f5478dedSAntonio Nino Diaz	msr	daifclr, #DAIF_ABT_BIT
116*f5478dedSAntonio Nino Diaz
117*f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
118*f5478dedSAntonio Nino Diaz	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
119*f5478dedSAntonio Nino Diaz	 * All fields are architecturally UNKNOWN on reset.
120*f5478dedSAntonio Nino Diaz	 *
121*f5478dedSAntonio Nino Diaz	 * CPTR_EL3.TCPAC: Set to zero so that any accesses to CPACR_EL1,
122*f5478dedSAntonio Nino Diaz	 *  CPTR_EL2, CPACR, or HCPTR do not trap to EL3.
123*f5478dedSAntonio Nino Diaz	 *
124*f5478dedSAntonio Nino Diaz	 * CPTR_EL3.TTA: Set to zero so that System register accesses to the
125*f5478dedSAntonio Nino Diaz	 *  trace registers do not trap to EL3.
126*f5478dedSAntonio Nino Diaz	 *
127*f5478dedSAntonio Nino Diaz	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
128*f5478dedSAntonio Nino Diaz	 *  by Advanced SIMD, floating-point or SVE instructions (if implemented)
129*f5478dedSAntonio Nino Diaz	 *  do not trap to EL3.
130*f5478dedSAntonio Nino Diaz	 */
131*f5478dedSAntonio Nino Diaz	mov_imm x0, (CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TTA_BIT | TFP_BIT))
132*f5478dedSAntonio Nino Diaz	msr	cptr_el3, x0
133*f5478dedSAntonio Nino Diaz
134*f5478dedSAntonio Nino Diaz	/*
135*f5478dedSAntonio Nino Diaz	 * If Data Independent Timing (DIT) functionality is implemented,
136*f5478dedSAntonio Nino Diaz	 * always enable DIT in EL3
137*f5478dedSAntonio Nino Diaz	 */
138*f5478dedSAntonio Nino Diaz	mrs	x0, id_aa64pfr0_el1
139*f5478dedSAntonio Nino Diaz	ubfx	x0, x0, #ID_AA64PFR0_DIT_SHIFT, #ID_AA64PFR0_DIT_LENGTH
140*f5478dedSAntonio Nino Diaz	cmp	x0, #ID_AA64PFR0_DIT_SUPPORTED
141*f5478dedSAntonio Nino Diaz	bne	1f
142*f5478dedSAntonio Nino Diaz	mov	x0, #DIT_BIT
143*f5478dedSAntonio Nino Diaz	msr	DIT, x0
144*f5478dedSAntonio Nino Diaz1:
145*f5478dedSAntonio Nino Diaz	.endm
146*f5478dedSAntonio Nino Diaz
147*f5478dedSAntonio Nino Diaz/* -----------------------------------------------------------------------------
148*f5478dedSAntonio Nino Diaz * This is the super set of actions that need to be performed during a cold boot
149*f5478dedSAntonio Nino Diaz * or a warm boot in EL3. This code is shared by BL1 and BL31.
150*f5478dedSAntonio Nino Diaz *
151*f5478dedSAntonio Nino Diaz * This macro will always perform reset handling, architectural initialisations
152*f5478dedSAntonio Nino Diaz * and stack setup. The rest of the actions are optional because they might not
153*f5478dedSAntonio Nino Diaz * be needed, depending on the context in which this macro is called. This is
154*f5478dedSAntonio Nino Diaz * why this macro is parameterised ; each parameter allows to enable/disable
155*f5478dedSAntonio Nino Diaz * some actions.
156*f5478dedSAntonio Nino Diaz *
157*f5478dedSAntonio Nino Diaz *  _init_sctlr:
158*f5478dedSAntonio Nino Diaz *	Whether the macro needs to initialise SCTLR_EL3, including configuring
159*f5478dedSAntonio Nino Diaz *      the endianness of data accesses.
160*f5478dedSAntonio Nino Diaz *
161*f5478dedSAntonio Nino Diaz *  _warm_boot_mailbox:
162*f5478dedSAntonio Nino Diaz *	Whether the macro needs to detect the type of boot (cold/warm). The
163*f5478dedSAntonio Nino Diaz *	detection is based on the platform entrypoint address : if it is zero
164*f5478dedSAntonio Nino Diaz *	then it is a cold boot, otherwise it is a warm boot. In the latter case,
165*f5478dedSAntonio Nino Diaz *	this macro jumps on the platform entrypoint address.
166*f5478dedSAntonio Nino Diaz *
167*f5478dedSAntonio Nino Diaz *  _secondary_cold_boot:
168*f5478dedSAntonio Nino Diaz *	Whether the macro needs to identify the CPU that is calling it: primary
169*f5478dedSAntonio Nino Diaz *	CPU or secondary CPU. The primary CPU will be allowed to carry on with
170*f5478dedSAntonio Nino Diaz *	the platform initialisations, while the secondaries will be put in a
171*f5478dedSAntonio Nino Diaz *	platform-specific state in the meantime.
172*f5478dedSAntonio Nino Diaz *
173*f5478dedSAntonio Nino Diaz *	If the caller knows this macro will only be called by the primary CPU
174*f5478dedSAntonio Nino Diaz *	then this parameter can be defined to 0 to skip this step.
175*f5478dedSAntonio Nino Diaz *
176*f5478dedSAntonio Nino Diaz * _init_memory:
177*f5478dedSAntonio Nino Diaz *	Whether the macro needs to initialise the memory.
178*f5478dedSAntonio Nino Diaz *
179*f5478dedSAntonio Nino Diaz * _init_c_runtime:
180*f5478dedSAntonio Nino Diaz *	Whether the macro needs to initialise the C runtime environment.
181*f5478dedSAntonio Nino Diaz *
182*f5478dedSAntonio Nino Diaz * _exception_vectors:
183*f5478dedSAntonio Nino Diaz *	Address of the exception vectors to program in the VBAR_EL3 register.
184*f5478dedSAntonio Nino Diaz * -----------------------------------------------------------------------------
185*f5478dedSAntonio Nino Diaz */
186*f5478dedSAntonio Nino Diaz	.macro el3_entrypoint_common					\
187*f5478dedSAntonio Nino Diaz		_init_sctlr, _warm_boot_mailbox, _secondary_cold_boot,	\
188*f5478dedSAntonio Nino Diaz		_init_memory, _init_c_runtime, _exception_vectors
189*f5478dedSAntonio Nino Diaz
190*f5478dedSAntonio Nino Diaz	.if \_init_sctlr
191*f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
192*f5478dedSAntonio Nino Diaz		 * This is the initialisation of SCTLR_EL3 and so must ensure
193*f5478dedSAntonio Nino Diaz		 * that all fields are explicitly set rather than relying on hw.
194*f5478dedSAntonio Nino Diaz		 * Some fields reset to an IMPLEMENTATION DEFINED value and
195*f5478dedSAntonio Nino Diaz		 * others are architecturally UNKNOWN on reset.
196*f5478dedSAntonio Nino Diaz		 *
197*f5478dedSAntonio Nino Diaz		 * SCTLR.EE: Set the CPU endianness before doing anything that
198*f5478dedSAntonio Nino Diaz		 *  might involve memory reads or writes. Set to zero to select
199*f5478dedSAntonio Nino Diaz		 *  Little Endian.
200*f5478dedSAntonio Nino Diaz		 *
201*f5478dedSAntonio Nino Diaz		 * SCTLR_EL3.WXN: For the EL3 translation regime, this field can
202*f5478dedSAntonio Nino Diaz		 *  force all memory regions that are writeable to be treated as
203*f5478dedSAntonio Nino Diaz		 *  XN (Execute-never). Set to zero so that this control has no
204*f5478dedSAntonio Nino Diaz		 *  effect on memory access permissions.
205*f5478dedSAntonio Nino Diaz		 *
206*f5478dedSAntonio Nino Diaz		 * SCTLR_EL3.SA: Set to zero to disable Stack Alignment check.
207*f5478dedSAntonio Nino Diaz		 *
208*f5478dedSAntonio Nino Diaz		 * SCTLR_EL3.A: Set to zero to disable Alignment fault checking.
209*f5478dedSAntonio Nino Diaz		 *
210*f5478dedSAntonio Nino Diaz		 * SCTLR.DSSBS: Set to zero to disable speculation store bypass
211*f5478dedSAntonio Nino Diaz		 *  safe behaviour upon exception entry to EL3.
212*f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
213*f5478dedSAntonio Nino Diaz		 */
214*f5478dedSAntonio Nino Diaz		mov_imm	x0, (SCTLR_RESET_VAL & ~(SCTLR_EE_BIT | SCTLR_WXN_BIT \
215*f5478dedSAntonio Nino Diaz				| SCTLR_SA_BIT | SCTLR_A_BIT | SCTLR_DSSBS_BIT))
216*f5478dedSAntonio Nino Diaz		msr	sctlr_el3, x0
217*f5478dedSAntonio Nino Diaz		isb
218*f5478dedSAntonio Nino Diaz	.endif /* _init_sctlr */
219*f5478dedSAntonio Nino Diaz
220*f5478dedSAntonio Nino Diaz	.if \_warm_boot_mailbox
221*f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
222*f5478dedSAntonio Nino Diaz		 * This code will be executed for both warm and cold resets.
223*f5478dedSAntonio Nino Diaz		 * Now is the time to distinguish between the two.
224*f5478dedSAntonio Nino Diaz		 * Query the platform entrypoint address and if it is not zero
225*f5478dedSAntonio Nino Diaz		 * then it means it is a warm boot so jump to this address.
226*f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
227*f5478dedSAntonio Nino Diaz		 */
228*f5478dedSAntonio Nino Diaz		bl	plat_get_my_entrypoint
229*f5478dedSAntonio Nino Diaz		cbz	x0, do_cold_boot
230*f5478dedSAntonio Nino Diaz		br	x0
231*f5478dedSAntonio Nino Diaz
232*f5478dedSAntonio Nino Diaz	do_cold_boot:
233*f5478dedSAntonio Nino Diaz	.endif /* _warm_boot_mailbox */
234*f5478dedSAntonio Nino Diaz
235*f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
236*f5478dedSAntonio Nino Diaz	 * Set the exception vectors.
237*f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
238*f5478dedSAntonio Nino Diaz	 */
239*f5478dedSAntonio Nino Diaz	adr	x0, \_exception_vectors
240*f5478dedSAntonio Nino Diaz	msr	vbar_el3, x0
241*f5478dedSAntonio Nino Diaz	isb
242*f5478dedSAntonio Nino Diaz
243*f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
244*f5478dedSAntonio Nino Diaz	 * It is a cold boot.
245*f5478dedSAntonio Nino Diaz	 * Perform any processor specific actions upon reset e.g. cache, TLB
246*f5478dedSAntonio Nino Diaz	 * invalidations etc.
247*f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
248*f5478dedSAntonio Nino Diaz	 */
249*f5478dedSAntonio Nino Diaz	bl	reset_handler
250*f5478dedSAntonio Nino Diaz
251*f5478dedSAntonio Nino Diaz	el3_arch_init_common
252*f5478dedSAntonio Nino Diaz
253*f5478dedSAntonio Nino Diaz	.if \_secondary_cold_boot
254*f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
255*f5478dedSAntonio Nino Diaz		 * Check if this is a primary or secondary CPU cold boot.
256*f5478dedSAntonio Nino Diaz		 * The primary CPU will set up the platform while the
257*f5478dedSAntonio Nino Diaz		 * secondaries are placed in a platform-specific state until the
258*f5478dedSAntonio Nino Diaz		 * primary CPU performs the necessary actions to bring them out
259*f5478dedSAntonio Nino Diaz		 * of that state and allows entry into the OS.
260*f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
261*f5478dedSAntonio Nino Diaz		 */
262*f5478dedSAntonio Nino Diaz		bl	plat_is_my_cpu_primary
263*f5478dedSAntonio Nino Diaz		cbnz	w0, do_primary_cold_boot
264*f5478dedSAntonio Nino Diaz
265*f5478dedSAntonio Nino Diaz		/* This is a cold boot on a secondary CPU */
266*f5478dedSAntonio Nino Diaz		bl	plat_secondary_cold_boot_setup
267*f5478dedSAntonio Nino Diaz		/* plat_secondary_cold_boot_setup() is not supposed to return */
268*f5478dedSAntonio Nino Diaz		bl	el3_panic
269*f5478dedSAntonio Nino Diaz
270*f5478dedSAntonio Nino Diaz	do_primary_cold_boot:
271*f5478dedSAntonio Nino Diaz	.endif /* _secondary_cold_boot */
272*f5478dedSAntonio Nino Diaz
273*f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
274*f5478dedSAntonio Nino Diaz	 * Initialize memory now. Secondary CPU initialization won't get to this
275*f5478dedSAntonio Nino Diaz	 * point.
276*f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
277*f5478dedSAntonio Nino Diaz	 */
278*f5478dedSAntonio Nino Diaz
279*f5478dedSAntonio Nino Diaz	.if \_init_memory
280*f5478dedSAntonio Nino Diaz		bl	platform_mem_init
281*f5478dedSAntonio Nino Diaz	.endif /* _init_memory */
282*f5478dedSAntonio Nino Diaz
283*f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
284*f5478dedSAntonio Nino Diaz	 * Init C runtime environment:
285*f5478dedSAntonio Nino Diaz	 *   - Zero-initialise the NOBITS sections. There are 2 of them:
286*f5478dedSAntonio Nino Diaz	 *       - the .bss section;
287*f5478dedSAntonio Nino Diaz	 *       - the coherent memory section (if any).
288*f5478dedSAntonio Nino Diaz	 *   - Relocate the data section from ROM to RAM, if required.
289*f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
290*f5478dedSAntonio Nino Diaz	 */
291*f5478dedSAntonio Nino Diaz	.if \_init_c_runtime
292*f5478dedSAntonio Nino Diaz#if defined(IMAGE_BL31) || (defined(IMAGE_BL2) && BL2_AT_EL3)
293*f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
294*f5478dedSAntonio Nino Diaz		 * Invalidate the RW memory used by the BL31 image. This
295*f5478dedSAntonio Nino Diaz		 * includes the data and NOBITS sections. This is done to
296*f5478dedSAntonio Nino Diaz		 * safeguard against possible corruption of this memory by
297*f5478dedSAntonio Nino Diaz		 * dirty cache lines in a system cache as a result of use by
298*f5478dedSAntonio Nino Diaz		 * an earlier boot loader stage.
299*f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
300*f5478dedSAntonio Nino Diaz		 */
301*f5478dedSAntonio Nino Diaz		adrp	x0, __RW_START__
302*f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__RW_START__
303*f5478dedSAntonio Nino Diaz		adrp	x1, __RW_END__
304*f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12:__RW_END__
305*f5478dedSAntonio Nino Diaz		sub	x1, x1, x0
306*f5478dedSAntonio Nino Diaz		bl	inv_dcache_range
307*f5478dedSAntonio Nino Diaz#endif
308*f5478dedSAntonio Nino Diaz		adrp	x0, __BSS_START__
309*f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__BSS_START__
310*f5478dedSAntonio Nino Diaz
311*f5478dedSAntonio Nino Diaz		adrp	x1, __BSS_END__
312*f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12:__BSS_END__
313*f5478dedSAntonio Nino Diaz		sub	x1, x1, x0
314*f5478dedSAntonio Nino Diaz		bl	zeromem
315*f5478dedSAntonio Nino Diaz
316*f5478dedSAntonio Nino Diaz#if USE_COHERENT_MEM
317*f5478dedSAntonio Nino Diaz		adrp	x0, __COHERENT_RAM_START__
318*f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__COHERENT_RAM_START__
319*f5478dedSAntonio Nino Diaz		adrp	x1, __COHERENT_RAM_END_UNALIGNED__
320*f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12: __COHERENT_RAM_END_UNALIGNED__
321*f5478dedSAntonio Nino Diaz		sub	x1, x1, x0
322*f5478dedSAntonio Nino Diaz		bl	zeromem
323*f5478dedSAntonio Nino Diaz#endif
324*f5478dedSAntonio Nino Diaz
325*f5478dedSAntonio Nino Diaz#if defined(IMAGE_BL1) || (defined(IMAGE_BL2) && BL2_IN_XIP_MEM)
326*f5478dedSAntonio Nino Diaz		adrp	x0, __DATA_RAM_START__
327*f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__DATA_RAM_START__
328*f5478dedSAntonio Nino Diaz		adrp	x1, __DATA_ROM_START__
329*f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12:__DATA_ROM_START__
330*f5478dedSAntonio Nino Diaz		adrp	x2, __DATA_RAM_END__
331*f5478dedSAntonio Nino Diaz		add	x2, x2, :lo12:__DATA_RAM_END__
332*f5478dedSAntonio Nino Diaz		sub	x2, x2, x0
333*f5478dedSAntonio Nino Diaz		bl	memcpy16
334*f5478dedSAntonio Nino Diaz#endif
335*f5478dedSAntonio Nino Diaz	.endif /* _init_c_runtime */
336*f5478dedSAntonio Nino Diaz
337*f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
338*f5478dedSAntonio Nino Diaz	 * Use SP_EL0 for the C runtime stack.
339*f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
340*f5478dedSAntonio Nino Diaz	 */
341*f5478dedSAntonio Nino Diaz	msr	spsel, #0
342*f5478dedSAntonio Nino Diaz
343*f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
344*f5478dedSAntonio Nino Diaz	 * Allocate a stack whose memory will be marked as Normal-IS-WBWA when
345*f5478dedSAntonio Nino Diaz	 * the MMU is enabled. There is no risk of reading stale stack memory
346*f5478dedSAntonio Nino Diaz	 * after enabling the MMU as only the primary CPU is running at the
347*f5478dedSAntonio Nino Diaz	 * moment.
348*f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
349*f5478dedSAntonio Nino Diaz	 */
350*f5478dedSAntonio Nino Diaz	bl	plat_set_my_stack
351*f5478dedSAntonio Nino Diaz
352*f5478dedSAntonio Nino Diaz#if STACK_PROTECTOR_ENABLED
353*f5478dedSAntonio Nino Diaz	.if \_init_c_runtime
354*f5478dedSAntonio Nino Diaz	bl	update_stack_protector_canary
355*f5478dedSAntonio Nino Diaz	.endif /* _init_c_runtime */
356*f5478dedSAntonio Nino Diaz#endif
357*f5478dedSAntonio Nino Diaz	.endm
358*f5478dedSAntonio Nino Diaz
359*f5478dedSAntonio Nino Diaz#endif /* EL3_COMMON_MACROS_S */
360