xref: /rk3399_ARM-atf/include/arch/aarch64/el3_common_macros.S (revision f0c96a2e35cc1f154e00a842ddab2958fc903a71)
1f5478dedSAntonio Nino Diaz/*
242d4d3baSArvind Ram Prakash * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved.
3f5478dedSAntonio Nino Diaz *
4f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause
5f5478dedSAntonio Nino Diaz */
6f5478dedSAntonio Nino Diaz
7f5478dedSAntonio Nino Diaz#ifndef EL3_COMMON_MACROS_S
8f5478dedSAntonio Nino Diaz#define EL3_COMMON_MACROS_S
9f5478dedSAntonio Nino Diaz
10f5478dedSAntonio Nino Diaz#include <arch.h>
11f5478dedSAntonio Nino Diaz#include <asm_macros.S>
127d33ffe4SDaniel Boulby#include <assert_macros.S>
133b8456bdSManish V Badarkhe#include <context.h>
141a04b2e5SVarun Wadekar#include <lib/xlat_tables/xlat_tables_defs.h>
15f5478dedSAntonio Nino Diaz
16f5478dedSAntonio Nino Diaz	/*
17f5478dedSAntonio Nino Diaz	 * Helper macro to initialise EL3 registers we care about.
18f5478dedSAntonio Nino Diaz	 */
19f5478dedSAntonio Nino Diaz	.macro el3_arch_init_common
20f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
21f5478dedSAntonio Nino Diaz	 * SCTLR_EL3 has already been initialised - read current value before
22f5478dedSAntonio Nino Diaz	 * modifying.
23f5478dedSAntonio Nino Diaz	 *
24f5478dedSAntonio Nino Diaz	 * SCTLR_EL3.I: Enable the instruction cache.
25f5478dedSAntonio Nino Diaz	 *
26f5478dedSAntonio Nino Diaz	 * SCTLR_EL3.SA: Enable Stack Alignment check. A SP alignment fault
27f5478dedSAntonio Nino Diaz	 *  exception is generated if a load or store instruction executed at
28f5478dedSAntonio Nino Diaz	 *  EL3 uses the SP as the base address and the SP is not aligned to a
29f5478dedSAntonio Nino Diaz	 *  16-byte boundary.
30f5478dedSAntonio Nino Diaz	 *
31f5478dedSAntonio Nino Diaz	 * SCTLR_EL3.A: Enable Alignment fault checking. All instructions that
32f5478dedSAntonio Nino Diaz	 *  load or store one or more registers have an alignment check that the
33f5478dedSAntonio Nino Diaz	 *  address being accessed is aligned to the size of the data element(s)
34f5478dedSAntonio Nino Diaz	 *  being accessed.
35f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
36f5478dedSAntonio Nino Diaz	 */
37f5478dedSAntonio Nino Diaz	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
38f5478dedSAntonio Nino Diaz	mrs	x0, sctlr_el3
39f5478dedSAntonio Nino Diaz	orr	x0, x0, x1
40f5478dedSAntonio Nino Diaz	msr	sctlr_el3, x0
41f5478dedSAntonio Nino Diaz	isb
42f5478dedSAntonio Nino Diaz
43f5478dedSAntonio Nino Diaz#ifdef IMAGE_BL31
44f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
45f5478dedSAntonio Nino Diaz	 * Initialise the per-cpu cache pointer to the CPU.
46f5478dedSAntonio Nino Diaz	 * This is done early to enable crash reporting to have access to crash
47f5478dedSAntonio Nino Diaz	 * stack. Since crash reporting depends on cpu_data to report the
48f5478dedSAntonio Nino Diaz	 * unhandled exception, not doing so can lead to recursive exceptions
49f5478dedSAntonio Nino Diaz	 * due to a NULL TPIDR_EL3.
50f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
51f5478dedSAntonio Nino Diaz	 */
52f5478dedSAntonio Nino Diaz	bl	init_cpu_data_ptr
53f5478dedSAntonio Nino Diaz#endif /* IMAGE_BL31 */
54f5478dedSAntonio Nino Diaz
55f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
56f5478dedSAntonio Nino Diaz	 * Initialise SCR_EL3, setting all fields rather than relying on hw.
57f5478dedSAntonio Nino Diaz	 * All fields are architecturally UNKNOWN on reset. The following fields
58f5478dedSAntonio Nino Diaz	 * do not change during the TF lifetime. The remaining fields are set to
59f5478dedSAntonio Nino Diaz	 * zero here but are updated ahead of transitioning to a lower EL in the
60f5478dedSAntonio Nino Diaz	 * function cm_init_context_common().
61f5478dedSAntonio Nino Diaz	 *
62f5478dedSAntonio Nino Diaz	 * SCR_EL3.SIF: Set to one to disable instruction fetches from
63f5478dedSAntonio Nino Diaz	 *  Non-secure memory.
64f5478dedSAntonio Nino Diaz	 *
65f5478dedSAntonio Nino Diaz	 * SCR_EL3.EA: Set to one to route External Aborts and SError Interrupts
66f5478dedSAntonio Nino Diaz	 *  to EL3 when executing at any EL.
67f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
68f5478dedSAntonio Nino Diaz	 */
69*f0c96a2eSBoyan Karatotev	mov_imm	x0, (SCR_RESET_VAL | SCR_EA_BIT | SCR_SIF_BIT)
706c09af9fSZelalem Aweke#if ENABLE_RME
716c09af9fSZelalem Aweke	/*
726c09af9fSZelalem Aweke	 * TODO: Settting the EEL2 bit to allow EL3 access to secure only registers
736c09af9fSZelalem Aweke	 * in context management. This will need to be refactored.
746c09af9fSZelalem Aweke	 */
756c09af9fSZelalem Aweke	orr	x0, x0, #SCR_EEL2_BIT
766c09af9fSZelalem Aweke#endif
77f5478dedSAntonio Nino Diaz	msr	scr_el3, x0
78f5478dedSAntonio Nino Diaz
79f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
80f5478dedSAntonio Nino Diaz	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
81f5478dedSAntonio Nino Diaz	 * Some fields are architecturally UNKNOWN on reset.
82f5478dedSAntonio Nino Diaz	 *
83f5478dedSAntonio Nino Diaz	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
84f5478dedSAntonio Nino Diaz	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
85f5478dedSAntonio Nino Diaz	 *  disabled from all ELs in Secure state.
86f5478dedSAntonio Nino Diaz	 *
87f5478dedSAntonio Nino Diaz	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
88f5478dedSAntonio Nino Diaz	 *  privileged debug from S-EL1.
89f5478dedSAntonio Nino Diaz	 *
90f5478dedSAntonio Nino Diaz	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
91f5478dedSAntonio Nino Diaz	 *  access to the powerdown debug registers do not trap to EL3.
92f5478dedSAntonio Nino Diaz	 *
93f5478dedSAntonio Nino Diaz	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
94f5478dedSAntonio Nino Diaz	 *  debug registers, other than those registers that are controlled by
95f5478dedSAntonio Nino Diaz	 *  MDCR_EL3.TDOSA.
96f5478dedSAntonio Nino Diaz	 */
97ed4fc6f0SAntonio Nino Diaz	mov_imm	x0, ((MDCR_EL3_RESET_VAL | MDCR_SDD_BIT | \
98c73686a1SBoyan Karatotev		      MDCR_SPD32(MDCR_SPD32_DISABLE)) & \
99ece8f7d7SBoyan Karatotev		    ~(MDCR_TDOSA_BIT | MDCR_TDA_BIT))
100ed4fc6f0SAntonio Nino Diaz
101f5478dedSAntonio Nino Diaz	msr	mdcr_el3, x0
102f5478dedSAntonio Nino Diaz
103f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
104f5478dedSAntonio Nino Diaz	 * Enable External Aborts and SError Interrupts now that the exception
105f5478dedSAntonio Nino Diaz	 * vectors have been setup.
106f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
107f5478dedSAntonio Nino Diaz	 */
108f5478dedSAntonio Nino Diaz	msr	daifclr, #DAIF_ABT_BIT
109f5478dedSAntonio Nino Diaz
110f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
111f5478dedSAntonio Nino Diaz	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
112f5478dedSAntonio Nino Diaz	 * All fields are architecturally UNKNOWN on reset.
113*f0c96a2eSBoyan Karatotev	 * ---------------------------------------------------------------------
114f5478dedSAntonio Nino Diaz	 */
115*f0c96a2eSBoyan Karatotev	mov_imm x0, CPTR_EL3_RESET_VAL
116f5478dedSAntonio Nino Diaz	msr	cptr_el3, x0
117f5478dedSAntonio Nino Diaz
118f5478dedSAntonio Nino Diaz	/*
119f5478dedSAntonio Nino Diaz	 * If Data Independent Timing (DIT) functionality is implemented,
1207d33ffe4SDaniel Boulby	 * always enable DIT in EL3.
1217d33ffe4SDaniel Boulby	 * First assert that the FEAT_DIT build flag matches the feature id
1227d33ffe4SDaniel Boulby	 * register value for DIT.
123f5478dedSAntonio Nino Diaz	 */
1247d33ffe4SDaniel Boulby#if ENABLE_FEAT_DIT
12588727fc3SAndre Przywara#if ENABLE_ASSERTIONS || ENABLE_FEAT_DIT > 1
126f5478dedSAntonio Nino Diaz	mrs	x0, id_aa64pfr0_el1
127f5478dedSAntonio Nino Diaz	ubfx	x0, x0, #ID_AA64PFR0_DIT_SHIFT, #ID_AA64PFR0_DIT_LENGTH
12888727fc3SAndre Przywara#if ENABLE_FEAT_DIT > 1
12988727fc3SAndre Przywara	cbz	x0, 1f
13088727fc3SAndre Przywara#else
131f5478dedSAntonio Nino Diaz	cmp	x0, #ID_AA64PFR0_DIT_SUPPORTED
1327d33ffe4SDaniel Boulby	ASM_ASSERT(eq)
13388727fc3SAndre Przywara#endif
13488727fc3SAndre Przywara
1357d33ffe4SDaniel Boulby#endif /* ENABLE_ASSERTIONS */
136f5478dedSAntonio Nino Diaz	mov	x0, #DIT_BIT
137f5478dedSAntonio Nino Diaz	msr	DIT, x0
13888727fc3SAndre Przywara1:
1397d33ffe4SDaniel Boulby#endif
140f5478dedSAntonio Nino Diaz	.endm
141f5478dedSAntonio Nino Diaz
142f5478dedSAntonio Nino Diaz/* -----------------------------------------------------------------------------
143f5478dedSAntonio Nino Diaz * This is the super set of actions that need to be performed during a cold boot
144f5478dedSAntonio Nino Diaz * or a warm boot in EL3. This code is shared by BL1 and BL31.
145f5478dedSAntonio Nino Diaz *
146f5478dedSAntonio Nino Diaz * This macro will always perform reset handling, architectural initialisations
147f5478dedSAntonio Nino Diaz * and stack setup. The rest of the actions are optional because they might not
148f5478dedSAntonio Nino Diaz * be needed, depending on the context in which this macro is called. This is
149f5478dedSAntonio Nino Diaz * why this macro is parameterised ; each parameter allows to enable/disable
150f5478dedSAntonio Nino Diaz * some actions.
151f5478dedSAntonio Nino Diaz *
152f5478dedSAntonio Nino Diaz *  _init_sctlr:
153f5478dedSAntonio Nino Diaz *	Whether the macro needs to initialise SCTLR_EL3, including configuring
154f5478dedSAntonio Nino Diaz *      the endianness of data accesses.
155f5478dedSAntonio Nino Diaz *
156f5478dedSAntonio Nino Diaz *  _warm_boot_mailbox:
157f5478dedSAntonio Nino Diaz *	Whether the macro needs to detect the type of boot (cold/warm). The
158f5478dedSAntonio Nino Diaz *	detection is based on the platform entrypoint address : if it is zero
159f5478dedSAntonio Nino Diaz *	then it is a cold boot, otherwise it is a warm boot. In the latter case,
160f5478dedSAntonio Nino Diaz *	this macro jumps on the platform entrypoint address.
161f5478dedSAntonio Nino Diaz *
162f5478dedSAntonio Nino Diaz *  _secondary_cold_boot:
163f5478dedSAntonio Nino Diaz *	Whether the macro needs to identify the CPU that is calling it: primary
164f5478dedSAntonio Nino Diaz *	CPU or secondary CPU. The primary CPU will be allowed to carry on with
165f5478dedSAntonio Nino Diaz *	the platform initialisations, while the secondaries will be put in a
166f5478dedSAntonio Nino Diaz *	platform-specific state in the meantime.
167f5478dedSAntonio Nino Diaz *
168f5478dedSAntonio Nino Diaz *	If the caller knows this macro will only be called by the primary CPU
169f5478dedSAntonio Nino Diaz *	then this parameter can be defined to 0 to skip this step.
170f5478dedSAntonio Nino Diaz *
171f5478dedSAntonio Nino Diaz * _init_memory:
172f5478dedSAntonio Nino Diaz *	Whether the macro needs to initialise the memory.
173f5478dedSAntonio Nino Diaz *
174f5478dedSAntonio Nino Diaz * _init_c_runtime:
175f5478dedSAntonio Nino Diaz *	Whether the macro needs to initialise the C runtime environment.
176f5478dedSAntonio Nino Diaz *
177f5478dedSAntonio Nino Diaz * _exception_vectors:
178f5478dedSAntonio Nino Diaz *	Address of the exception vectors to program in the VBAR_EL3 register.
179da90359bSManish Pandey *
180da90359bSManish Pandey * _pie_fixup_size:
181da90359bSManish Pandey *	Size of memory region to fixup Global Descriptor Table (GDT).
182da90359bSManish Pandey *
183da90359bSManish Pandey *	A non-zero value is expected when firmware needs GDT to be fixed-up.
184da90359bSManish Pandey *
185f5478dedSAntonio Nino Diaz * -----------------------------------------------------------------------------
186f5478dedSAntonio Nino Diaz */
187f5478dedSAntonio Nino Diaz	.macro el3_entrypoint_common					\
188f5478dedSAntonio Nino Diaz		_init_sctlr, _warm_boot_mailbox, _secondary_cold_boot,	\
189da90359bSManish Pandey		_init_memory, _init_c_runtime, _exception_vectors,	\
190da90359bSManish Pandey		_pie_fixup_size
191f5478dedSAntonio Nino Diaz
192f5478dedSAntonio Nino Diaz	.if \_init_sctlr
193f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
194f5478dedSAntonio Nino Diaz		 * This is the initialisation of SCTLR_EL3 and so must ensure
195f5478dedSAntonio Nino Diaz		 * that all fields are explicitly set rather than relying on hw.
196f5478dedSAntonio Nino Diaz		 * Some fields reset to an IMPLEMENTATION DEFINED value and
197f5478dedSAntonio Nino Diaz		 * others are architecturally UNKNOWN on reset.
198f5478dedSAntonio Nino Diaz		 *
199f5478dedSAntonio Nino Diaz		 * SCTLR.EE: Set the CPU endianness before doing anything that
200f5478dedSAntonio Nino Diaz		 *  might involve memory reads or writes. Set to zero to select
201f5478dedSAntonio Nino Diaz		 *  Little Endian.
202f5478dedSAntonio Nino Diaz		 *
203f5478dedSAntonio Nino Diaz		 * SCTLR_EL3.WXN: For the EL3 translation regime, this field can
204f5478dedSAntonio Nino Diaz		 *  force all memory regions that are writeable to be treated as
205f5478dedSAntonio Nino Diaz		 *  XN (Execute-never). Set to zero so that this control has no
206f5478dedSAntonio Nino Diaz		 *  effect on memory access permissions.
207f5478dedSAntonio Nino Diaz		 *
208f5478dedSAntonio Nino Diaz		 * SCTLR_EL3.SA: Set to zero to disable Stack Alignment check.
209f5478dedSAntonio Nino Diaz		 *
210f5478dedSAntonio Nino Diaz		 * SCTLR_EL3.A: Set to zero to disable Alignment fault checking.
211f5478dedSAntonio Nino Diaz		 *
212f5478dedSAntonio Nino Diaz		 * SCTLR.DSSBS: Set to zero to disable speculation store bypass
213f5478dedSAntonio Nino Diaz		 *  safe behaviour upon exception entry to EL3.
214f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
215f5478dedSAntonio Nino Diaz		 */
216f5478dedSAntonio Nino Diaz		mov_imm	x0, (SCTLR_RESET_VAL & ~(SCTLR_EE_BIT | SCTLR_WXN_BIT \
217f5478dedSAntonio Nino Diaz				| SCTLR_SA_BIT | SCTLR_A_BIT | SCTLR_DSSBS_BIT))
218f5478dedSAntonio Nino Diaz		msr	sctlr_el3, x0
219f5478dedSAntonio Nino Diaz		isb
220f5478dedSAntonio Nino Diaz	.endif /* _init_sctlr */
221f5478dedSAntonio Nino Diaz
222f5478dedSAntonio Nino Diaz	.if \_warm_boot_mailbox
223f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
224f5478dedSAntonio Nino Diaz		 * This code will be executed for both warm and cold resets.
225f5478dedSAntonio Nino Diaz		 * Now is the time to distinguish between the two.
226f5478dedSAntonio Nino Diaz		 * Query the platform entrypoint address and if it is not zero
227f5478dedSAntonio Nino Diaz		 * then it means it is a warm boot so jump to this address.
228f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
229f5478dedSAntonio Nino Diaz		 */
230f5478dedSAntonio Nino Diaz		bl	plat_get_my_entrypoint
231f5478dedSAntonio Nino Diaz		cbz	x0, do_cold_boot
232f5478dedSAntonio Nino Diaz		br	x0
233f5478dedSAntonio Nino Diaz
234f5478dedSAntonio Nino Diaz	do_cold_boot:
235f5478dedSAntonio Nino Diaz	.endif /* _warm_boot_mailbox */
236f5478dedSAntonio Nino Diaz
237da90359bSManish Pandey	.if \_pie_fixup_size
238da90359bSManish Pandey#if ENABLE_PIE
239da90359bSManish Pandey		/*
240da90359bSManish Pandey		 * ------------------------------------------------------------
241da90359bSManish Pandey		 * If PIE is enabled fixup the Global descriptor Table only
242da90359bSManish Pandey		 * once during primary core cold boot path.
243da90359bSManish Pandey		 *
244da90359bSManish Pandey		 * Compile time base address, required for fixup, is calculated
245da90359bSManish Pandey		 * using "pie_fixup" label present within first page.
246da90359bSManish Pandey		 * ------------------------------------------------------------
247da90359bSManish Pandey		 */
248da90359bSManish Pandey	pie_fixup:
249da90359bSManish Pandey		ldr	x0, =pie_fixup
250d7b5f408SJimmy Brisson		and	x0, x0, #~(PAGE_SIZE_MASK)
251da90359bSManish Pandey		mov_imm	x1, \_pie_fixup_size
252da90359bSManish Pandey		add	x1, x1, x0
253da90359bSManish Pandey		bl	fixup_gdt_reloc
254da90359bSManish Pandey#endif /* ENABLE_PIE */
255da90359bSManish Pandey	.endif /* _pie_fixup_size */
256da90359bSManish Pandey
257f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
258f5478dedSAntonio Nino Diaz	 * Set the exception vectors.
259f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
260f5478dedSAntonio Nino Diaz	 */
261f5478dedSAntonio Nino Diaz	adr	x0, \_exception_vectors
262f5478dedSAntonio Nino Diaz	msr	vbar_el3, x0
263f5478dedSAntonio Nino Diaz	isb
264f5478dedSAntonio Nino Diaz
2656c09af9fSZelalem Aweke#if !(defined(IMAGE_BL2) && ENABLE_RME)
266f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
267f5478dedSAntonio Nino Diaz	 * It is a cold boot.
268f5478dedSAntonio Nino Diaz	 * Perform any processor specific actions upon reset e.g. cache, TLB
269f5478dedSAntonio Nino Diaz	 * invalidations etc.
270f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
271f5478dedSAntonio Nino Diaz	 */
272f5478dedSAntonio Nino Diaz	bl	reset_handler
2736c09af9fSZelalem Aweke#endif
274f5478dedSAntonio Nino Diaz
275f5478dedSAntonio Nino Diaz	el3_arch_init_common
276f5478dedSAntonio Nino Diaz
277f5478dedSAntonio Nino Diaz	.if \_secondary_cold_boot
278f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
279f5478dedSAntonio Nino Diaz		 * Check if this is a primary or secondary CPU cold boot.
280f5478dedSAntonio Nino Diaz		 * The primary CPU will set up the platform while the
281f5478dedSAntonio Nino Diaz		 * secondaries are placed in a platform-specific state until the
282f5478dedSAntonio Nino Diaz		 * primary CPU performs the necessary actions to bring them out
283f5478dedSAntonio Nino Diaz		 * of that state and allows entry into the OS.
284f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
285f5478dedSAntonio Nino Diaz		 */
286f5478dedSAntonio Nino Diaz		bl	plat_is_my_cpu_primary
287f5478dedSAntonio Nino Diaz		cbnz	w0, do_primary_cold_boot
288f5478dedSAntonio Nino Diaz
289f5478dedSAntonio Nino Diaz		/* This is a cold boot on a secondary CPU */
290f5478dedSAntonio Nino Diaz		bl	plat_secondary_cold_boot_setup
291f5478dedSAntonio Nino Diaz		/* plat_secondary_cold_boot_setup() is not supposed to return */
292f5478dedSAntonio Nino Diaz		bl	el3_panic
293f5478dedSAntonio Nino Diaz
294f5478dedSAntonio Nino Diaz	do_primary_cold_boot:
295f5478dedSAntonio Nino Diaz	.endif /* _secondary_cold_boot */
296f5478dedSAntonio Nino Diaz
297f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
298f5478dedSAntonio Nino Diaz	 * Initialize memory now. Secondary CPU initialization won't get to this
299f5478dedSAntonio Nino Diaz	 * point.
300f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
301f5478dedSAntonio Nino Diaz	 */
302f5478dedSAntonio Nino Diaz
303f5478dedSAntonio Nino Diaz	.if \_init_memory
304f5478dedSAntonio Nino Diaz		bl	platform_mem_init
305f5478dedSAntonio Nino Diaz	.endif /* _init_memory */
306f5478dedSAntonio Nino Diaz
307f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
308f5478dedSAntonio Nino Diaz	 * Init C runtime environment:
309f5478dedSAntonio Nino Diaz	 *   - Zero-initialise the NOBITS sections. There are 2 of them:
310f5478dedSAntonio Nino Diaz	 *       - the .bss section;
311f5478dedSAntonio Nino Diaz	 *       - the coherent memory section (if any).
312f5478dedSAntonio Nino Diaz	 *   - Relocate the data section from ROM to RAM, if required.
313f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
314f5478dedSAntonio Nino Diaz	 */
315f5478dedSAntonio Nino Diaz	.if \_init_c_runtime
3166c09af9fSZelalem Aweke#if defined(IMAGE_BL31) || (defined(IMAGE_BL2) && \
31742d4d3baSArvind Ram Prakash	((RESET_TO_BL2 && BL2_INV_DCACHE) || ENABLE_RME))
318f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
319f5478dedSAntonio Nino Diaz		 * Invalidate the RW memory used by the BL31 image. This
320f5478dedSAntonio Nino Diaz		 * includes the data and NOBITS sections. This is done to
321f5478dedSAntonio Nino Diaz		 * safeguard against possible corruption of this memory by
322f5478dedSAntonio Nino Diaz		 * dirty cache lines in a system cache as a result of use by
323596d20d9SZelalem Aweke		 * an earlier boot loader stage. If PIE is enabled however,
324596d20d9SZelalem Aweke		 * RO sections including the GOT may be modified during
325596d20d9SZelalem Aweke                 * pie fixup. Therefore, to be on the safe side, invalidate
326596d20d9SZelalem Aweke		 * the entire image region if PIE is enabled.
327f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
328f5478dedSAntonio Nino Diaz		 */
329596d20d9SZelalem Aweke#if ENABLE_PIE
330596d20d9SZelalem Aweke#if SEPARATE_CODE_AND_RODATA
331596d20d9SZelalem Aweke		adrp	x0, __TEXT_START__
332596d20d9SZelalem Aweke		add	x0, x0, :lo12:__TEXT_START__
333596d20d9SZelalem Aweke#else
334596d20d9SZelalem Aweke		adrp	x0, __RO_START__
335596d20d9SZelalem Aweke		add	x0, x0, :lo12:__RO_START__
336596d20d9SZelalem Aweke#endif /* SEPARATE_CODE_AND_RODATA */
337596d20d9SZelalem Aweke#else
338f5478dedSAntonio Nino Diaz		adrp	x0, __RW_START__
339f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__RW_START__
340596d20d9SZelalem Aweke#endif /* ENABLE_PIE */
341f5478dedSAntonio Nino Diaz		adrp	x1, __RW_END__
342f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12:__RW_END__
343f5478dedSAntonio Nino Diaz		sub	x1, x1, x0
344f5478dedSAntonio Nino Diaz		bl	inv_dcache_range
345f8578e64SSamuel Holland#if defined(IMAGE_BL31) && SEPARATE_NOBITS_REGION
346f8578e64SSamuel Holland		adrp	x0, __NOBITS_START__
347f8578e64SSamuel Holland		add	x0, x0, :lo12:__NOBITS_START__
348f8578e64SSamuel Holland		adrp	x1, __NOBITS_END__
349f8578e64SSamuel Holland		add	x1, x1, :lo12:__NOBITS_END__
350f8578e64SSamuel Holland		sub	x1, x1, x0
351f8578e64SSamuel Holland		bl	inv_dcache_range
352f8578e64SSamuel Holland#endif
35396a8ed14SJiafei Pan#if defined(IMAGE_BL2) && SEPARATE_BL2_NOLOAD_REGION
35496a8ed14SJiafei Pan		adrp	x0, __BL2_NOLOAD_START__
35596a8ed14SJiafei Pan		add	x0, x0, :lo12:__BL2_NOLOAD_START__
35696a8ed14SJiafei Pan		adrp	x1, __BL2_NOLOAD_END__
35796a8ed14SJiafei Pan		add	x1, x1, :lo12:__BL2_NOLOAD_END__
35896a8ed14SJiafei Pan		sub	x1, x1, x0
35996a8ed14SJiafei Pan		bl	inv_dcache_range
36096a8ed14SJiafei Pan#endif
361f5478dedSAntonio Nino Diaz#endif
362f5478dedSAntonio Nino Diaz		adrp	x0, __BSS_START__
363f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__BSS_START__
364f5478dedSAntonio Nino Diaz
365f5478dedSAntonio Nino Diaz		adrp	x1, __BSS_END__
366f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12:__BSS_END__
367f5478dedSAntonio Nino Diaz		sub	x1, x1, x0
368f5478dedSAntonio Nino Diaz		bl	zeromem
369f5478dedSAntonio Nino Diaz
370f5478dedSAntonio Nino Diaz#if USE_COHERENT_MEM
371f5478dedSAntonio Nino Diaz		adrp	x0, __COHERENT_RAM_START__
372f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__COHERENT_RAM_START__
373f5478dedSAntonio Nino Diaz		adrp	x1, __COHERENT_RAM_END_UNALIGNED__
374f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12: __COHERENT_RAM_END_UNALIGNED__
375f5478dedSAntonio Nino Diaz		sub	x1, x1, x0
376f5478dedSAntonio Nino Diaz		bl	zeromem
377f5478dedSAntonio Nino Diaz#endif
378f5478dedSAntonio Nino Diaz
37942d4d3baSArvind Ram Prakash#if defined(IMAGE_BL1) ||	\
38042d4d3baSArvind Ram Prakash	(defined(IMAGE_BL2) && RESET_TO_BL2 && BL2_IN_XIP_MEM)
381f5478dedSAntonio Nino Diaz		adrp	x0, __DATA_RAM_START__
382f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__DATA_RAM_START__
383f5478dedSAntonio Nino Diaz		adrp	x1, __DATA_ROM_START__
384f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12:__DATA_ROM_START__
385f5478dedSAntonio Nino Diaz		adrp	x2, __DATA_RAM_END__
386f5478dedSAntonio Nino Diaz		add	x2, x2, :lo12:__DATA_RAM_END__
387f5478dedSAntonio Nino Diaz		sub	x2, x2, x0
388f5478dedSAntonio Nino Diaz		bl	memcpy16
389f5478dedSAntonio Nino Diaz#endif
390f5478dedSAntonio Nino Diaz	.endif /* _init_c_runtime */
391f5478dedSAntonio Nino Diaz
392f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
393f5478dedSAntonio Nino Diaz	 * Use SP_EL0 for the C runtime stack.
394f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
395f5478dedSAntonio Nino Diaz	 */
396f5478dedSAntonio Nino Diaz	msr	spsel, #0
397f5478dedSAntonio Nino Diaz
398f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
399f5478dedSAntonio Nino Diaz	 * Allocate a stack whose memory will be marked as Normal-IS-WBWA when
400f5478dedSAntonio Nino Diaz	 * the MMU is enabled. There is no risk of reading stale stack memory
401f5478dedSAntonio Nino Diaz	 * after enabling the MMU as only the primary CPU is running at the
402f5478dedSAntonio Nino Diaz	 * moment.
403f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
404f5478dedSAntonio Nino Diaz	 */
405f5478dedSAntonio Nino Diaz	bl	plat_set_my_stack
406f5478dedSAntonio Nino Diaz
407f5478dedSAntonio Nino Diaz#if STACK_PROTECTOR_ENABLED
408f5478dedSAntonio Nino Diaz	.if \_init_c_runtime
409f5478dedSAntonio Nino Diaz	bl	update_stack_protector_canary
410f5478dedSAntonio Nino Diaz	.endif /* _init_c_runtime */
411f5478dedSAntonio Nino Diaz#endif
412f5478dedSAntonio Nino Diaz	.endm
413f5478dedSAntonio Nino Diaz
4143b8456bdSManish V Badarkhe	.macro	apply_at_speculative_wa
4153b8456bdSManish V Badarkhe#if ERRATA_SPECULATIVE_AT
4163b8456bdSManish V Badarkhe	/*
417d87c0e27SManish Pandey	 * This function expects x30 has been saved.
418d87c0e27SManish Pandey	 * Also, save x29 which will be used in the called function.
4193b8456bdSManish V Badarkhe	 */
420d87c0e27SManish Pandey	str	x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
4213b8456bdSManish V Badarkhe	bl	save_and_update_ptw_el1_sys_regs
422d87c0e27SManish Pandey	ldr	x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
4233b8456bdSManish V Badarkhe#endif
4243b8456bdSManish V Badarkhe	.endm
4253b8456bdSManish V Badarkhe
4263b8456bdSManish V Badarkhe	.macro	restore_ptw_el1_sys_regs
4273b8456bdSManish V Badarkhe#if ERRATA_SPECULATIVE_AT
4283b8456bdSManish V Badarkhe	/* -----------------------------------------------------------
4293b8456bdSManish V Badarkhe	 * In case of ERRATA_SPECULATIVE_AT, must follow below order
4303b8456bdSManish V Badarkhe	 * to ensure that page table walk is not enabled until
4313b8456bdSManish V Badarkhe	 * restoration of all EL1 system registers. TCR_EL1 register
4323b8456bdSManish V Badarkhe	 * should be updated at the end which restores previous page
4333b8456bdSManish V Badarkhe	 * table walk setting of stage1 i.e.(TCR_EL1.EPDx) bits. ISB
4343b8456bdSManish V Badarkhe	 * ensures that CPU does below steps in order.
4353b8456bdSManish V Badarkhe	 *
4363b8456bdSManish V Badarkhe	 * 1. Ensure all other system registers are written before
4373b8456bdSManish V Badarkhe	 *    updating SCTLR_EL1 using ISB.
4383b8456bdSManish V Badarkhe	 * 2. Restore SCTLR_EL1 register.
4393b8456bdSManish V Badarkhe	 * 3. Ensure SCTLR_EL1 written successfully using ISB.
4403b8456bdSManish V Badarkhe	 * 4. Restore TCR_EL1 register.
4413b8456bdSManish V Badarkhe	 * -----------------------------------------------------------
4423b8456bdSManish V Badarkhe	 */
4433b8456bdSManish V Badarkhe	isb
4443b8456bdSManish V Badarkhe	ldp	x28, x29, [sp, #CTX_EL1_SYSREGS_OFFSET + CTX_SCTLR_EL1]
4453b8456bdSManish V Badarkhe	msr	sctlr_el1, x28
4463b8456bdSManish V Badarkhe	isb
4473b8456bdSManish V Badarkhe	msr	tcr_el1, x29
4483b8456bdSManish V Badarkhe#endif
4493b8456bdSManish V Badarkhe	.endm
4503b8456bdSManish V Badarkhe
451f5478dedSAntonio Nino Diaz#endif /* EL3_COMMON_MACROS_S */
452