xref: /rk3399_ARM-atf/include/arch/aarch64/el3_common_macros.S (revision ed4fc6f026999daad19b4bb47e6b6626078206c2)
1f5478dedSAntonio Nino Diaz/*
2*ed4fc6f0SAntonio Nino Diaz * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
3f5478dedSAntonio Nino Diaz *
4f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause
5f5478dedSAntonio Nino Diaz */
6f5478dedSAntonio Nino Diaz
7f5478dedSAntonio Nino Diaz#ifndef EL3_COMMON_MACROS_S
8f5478dedSAntonio Nino Diaz#define EL3_COMMON_MACROS_S
9f5478dedSAntonio Nino Diaz
10f5478dedSAntonio Nino Diaz#include <arch.h>
11f5478dedSAntonio Nino Diaz#include <asm_macros.S>
12f5478dedSAntonio Nino Diaz
13f5478dedSAntonio Nino Diaz	/*
14f5478dedSAntonio Nino Diaz	 * Helper macro to initialise EL3 registers we care about.
15f5478dedSAntonio Nino Diaz	 */
16f5478dedSAntonio Nino Diaz	.macro el3_arch_init_common
17f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
18f5478dedSAntonio Nino Diaz	 * SCTLR_EL3 has already been initialised - read current value before
19f5478dedSAntonio Nino Diaz	 * modifying.
20f5478dedSAntonio Nino Diaz	 *
21f5478dedSAntonio Nino Diaz	 * SCTLR_EL3.I: Enable the instruction cache.
22f5478dedSAntonio Nino Diaz	 *
23f5478dedSAntonio Nino Diaz	 * SCTLR_EL3.SA: Enable Stack Alignment check. A SP alignment fault
24f5478dedSAntonio Nino Diaz	 *  exception is generated if a load or store instruction executed at
25f5478dedSAntonio Nino Diaz	 *  EL3 uses the SP as the base address and the SP is not aligned to a
26f5478dedSAntonio Nino Diaz	 *  16-byte boundary.
27f5478dedSAntonio Nino Diaz	 *
28f5478dedSAntonio Nino Diaz	 * SCTLR_EL3.A: Enable Alignment fault checking. All instructions that
29f5478dedSAntonio Nino Diaz	 *  load or store one or more registers have an alignment check that the
30f5478dedSAntonio Nino Diaz	 *  address being accessed is aligned to the size of the data element(s)
31f5478dedSAntonio Nino Diaz	 *  being accessed.
32f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
33f5478dedSAntonio Nino Diaz	 */
34f5478dedSAntonio Nino Diaz	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
35f5478dedSAntonio Nino Diaz	mrs	x0, sctlr_el3
36f5478dedSAntonio Nino Diaz	orr	x0, x0, x1
37f5478dedSAntonio Nino Diaz	msr	sctlr_el3, x0
38f5478dedSAntonio Nino Diaz	isb
39f5478dedSAntonio Nino Diaz
40f5478dedSAntonio Nino Diaz#ifdef IMAGE_BL31
41f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
42f5478dedSAntonio Nino Diaz	 * Initialise the per-cpu cache pointer to the CPU.
43f5478dedSAntonio Nino Diaz	 * This is done early to enable crash reporting to have access to crash
44f5478dedSAntonio Nino Diaz	 * stack. Since crash reporting depends on cpu_data to report the
45f5478dedSAntonio Nino Diaz	 * unhandled exception, not doing so can lead to recursive exceptions
46f5478dedSAntonio Nino Diaz	 * due to a NULL TPIDR_EL3.
47f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
48f5478dedSAntonio Nino Diaz	 */
49f5478dedSAntonio Nino Diaz	bl	init_cpu_data_ptr
50f5478dedSAntonio Nino Diaz#endif /* IMAGE_BL31 */
51f5478dedSAntonio Nino Diaz
52f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
53f5478dedSAntonio Nino Diaz	 * Initialise SCR_EL3, setting all fields rather than relying on hw.
54f5478dedSAntonio Nino Diaz	 * All fields are architecturally UNKNOWN on reset. The following fields
55f5478dedSAntonio Nino Diaz	 * do not change during the TF lifetime. The remaining fields are set to
56f5478dedSAntonio Nino Diaz	 * zero here but are updated ahead of transitioning to a lower EL in the
57f5478dedSAntonio Nino Diaz	 * function cm_init_context_common().
58f5478dedSAntonio Nino Diaz	 *
59f5478dedSAntonio Nino Diaz	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
60f5478dedSAntonio Nino Diaz	 *  EL2, EL1 and EL0 are not trapped to EL3.
61f5478dedSAntonio Nino Diaz	 *
62f5478dedSAntonio Nino Diaz	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
63f5478dedSAntonio Nino Diaz	 *  EL2, EL1 and EL0 are not trapped to EL3.
64f5478dedSAntonio Nino Diaz	 *
65f5478dedSAntonio Nino Diaz	 * SCR_EL3.SIF: Set to one to disable instruction fetches from
66f5478dedSAntonio Nino Diaz	 *  Non-secure memory.
67f5478dedSAntonio Nino Diaz	 *
68f5478dedSAntonio Nino Diaz	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
69f5478dedSAntonio Nino Diaz	 *  both Security states and both Execution states.
70f5478dedSAntonio Nino Diaz	 *
71f5478dedSAntonio Nino Diaz	 * SCR_EL3.EA: Set to one to route External Aborts and SError Interrupts
72f5478dedSAntonio Nino Diaz	 *  to EL3 when executing at any EL.
73f5478dedSAntonio Nino Diaz	 *
74f5478dedSAntonio Nino Diaz	 * SCR_EL3.{API,APK}: For Armv8.3 pointer authentication feature,
75f5478dedSAntonio Nino Diaz	 * disable traps to EL3 when accessing key registers or using pointer
76f5478dedSAntonio Nino Diaz	 * authentication instructions from lower ELs.
77f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
78f5478dedSAntonio Nino Diaz	 */
79f5478dedSAntonio Nino Diaz	mov_imm	x0, ((SCR_RESET_VAL | SCR_EA_BIT | SCR_SIF_BIT | \
80f5478dedSAntonio Nino Diaz				SCR_API_BIT | SCR_APK_BIT) \
81f5478dedSAntonio Nino Diaz			& ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT))
82f5478dedSAntonio Nino Diaz	msr	scr_el3, x0
83f5478dedSAntonio Nino Diaz
84f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
85f5478dedSAntonio Nino Diaz	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
86f5478dedSAntonio Nino Diaz	 * Some fields are architecturally UNKNOWN on reset.
87f5478dedSAntonio Nino Diaz	 *
88f5478dedSAntonio Nino Diaz	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
89f5478dedSAntonio Nino Diaz	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
90f5478dedSAntonio Nino Diaz	 *  disabled from all ELs in Secure state.
91f5478dedSAntonio Nino Diaz	 *
92f5478dedSAntonio Nino Diaz	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
93f5478dedSAntonio Nino Diaz	 *  privileged debug from S-EL1.
94f5478dedSAntonio Nino Diaz	 *
95f5478dedSAntonio Nino Diaz	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
96f5478dedSAntonio Nino Diaz	 *  access to the powerdown debug registers do not trap to EL3.
97f5478dedSAntonio Nino Diaz	 *
98f5478dedSAntonio Nino Diaz	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
99f5478dedSAntonio Nino Diaz	 *  debug registers, other than those registers that are controlled by
100f5478dedSAntonio Nino Diaz	 *  MDCR_EL3.TDOSA.
101f5478dedSAntonio Nino Diaz	 *
102f5478dedSAntonio Nino Diaz	 * MDCR_EL3.TPM: Set to zero so that EL0, EL1, and EL2 System register
103f5478dedSAntonio Nino Diaz	 *  accesses to all Performance Monitors registers do not trap to EL3.
104*ed4fc6f0SAntonio Nino Diaz	 *
105*ed4fc6f0SAntonio Nino Diaz	 * MDCR_EL3.SCCD: Set to one so that cycle counting by PMCCNTR_EL0 is
106*ed4fc6f0SAntonio Nino Diaz	 *  prohibited in Secure state. This bit is RES0 in versions of the
107*ed4fc6f0SAntonio Nino Diaz	 *  architecture earlier than ARMv8.5, setting it to 1 doesn't have any
108*ed4fc6f0SAntonio Nino Diaz	 *  effect on them.
109f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
110f5478dedSAntonio Nino Diaz	 */
111*ed4fc6f0SAntonio Nino Diaz	mov_imm	x0, ((MDCR_EL3_RESET_VAL | MDCR_SDD_BIT | \
112*ed4fc6f0SAntonio Nino Diaz		      MDCR_SPD32(MDCR_SPD32_DISABLE) | MDCR_SCCD_BIT) \
113f5478dedSAntonio Nino Diaz		    & ~(MDCR_TDOSA_BIT | MDCR_TDA_BIT | MDCR_TPM_BIT))
114*ed4fc6f0SAntonio Nino Diaz
115f5478dedSAntonio Nino Diaz	msr	mdcr_el3, x0
116f5478dedSAntonio Nino Diaz
117f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
118f5478dedSAntonio Nino Diaz	 * Enable External Aborts and SError Interrupts now that the exception
119f5478dedSAntonio Nino Diaz	 * vectors have been setup.
120f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
121f5478dedSAntonio Nino Diaz	 */
122f5478dedSAntonio Nino Diaz	msr	daifclr, #DAIF_ABT_BIT
123f5478dedSAntonio Nino Diaz
124f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
125f5478dedSAntonio Nino Diaz	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
126f5478dedSAntonio Nino Diaz	 * All fields are architecturally UNKNOWN on reset.
127f5478dedSAntonio Nino Diaz	 *
128f5478dedSAntonio Nino Diaz	 * CPTR_EL3.TCPAC: Set to zero so that any accesses to CPACR_EL1,
129f5478dedSAntonio Nino Diaz	 *  CPTR_EL2, CPACR, or HCPTR do not trap to EL3.
130f5478dedSAntonio Nino Diaz	 *
131f5478dedSAntonio Nino Diaz	 * CPTR_EL3.TTA: Set to zero so that System register accesses to the
132f5478dedSAntonio Nino Diaz	 *  trace registers do not trap to EL3.
133f5478dedSAntonio Nino Diaz	 *
134f5478dedSAntonio Nino Diaz	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
135f5478dedSAntonio Nino Diaz	 *  by Advanced SIMD, floating-point or SVE instructions (if implemented)
136f5478dedSAntonio Nino Diaz	 *  do not trap to EL3.
137f5478dedSAntonio Nino Diaz	 */
138f5478dedSAntonio Nino Diaz	mov_imm x0, (CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TTA_BIT | TFP_BIT))
139f5478dedSAntonio Nino Diaz	msr	cptr_el3, x0
140f5478dedSAntonio Nino Diaz
141f5478dedSAntonio Nino Diaz	/*
142f5478dedSAntonio Nino Diaz	 * If Data Independent Timing (DIT) functionality is implemented,
143f5478dedSAntonio Nino Diaz	 * always enable DIT in EL3
144f5478dedSAntonio Nino Diaz	 */
145f5478dedSAntonio Nino Diaz	mrs	x0, id_aa64pfr0_el1
146f5478dedSAntonio Nino Diaz	ubfx	x0, x0, #ID_AA64PFR0_DIT_SHIFT, #ID_AA64PFR0_DIT_LENGTH
147f5478dedSAntonio Nino Diaz	cmp	x0, #ID_AA64PFR0_DIT_SUPPORTED
148f5478dedSAntonio Nino Diaz	bne	1f
149f5478dedSAntonio Nino Diaz	mov	x0, #DIT_BIT
150f5478dedSAntonio Nino Diaz	msr	DIT, x0
151f5478dedSAntonio Nino Diaz1:
152f5478dedSAntonio Nino Diaz	.endm
153f5478dedSAntonio Nino Diaz
154f5478dedSAntonio Nino Diaz/* -----------------------------------------------------------------------------
155f5478dedSAntonio Nino Diaz * This is the super set of actions that need to be performed during a cold boot
156f5478dedSAntonio Nino Diaz * or a warm boot in EL3. This code is shared by BL1 and BL31.
157f5478dedSAntonio Nino Diaz *
158f5478dedSAntonio Nino Diaz * This macro will always perform reset handling, architectural initialisations
159f5478dedSAntonio Nino Diaz * and stack setup. The rest of the actions are optional because they might not
160f5478dedSAntonio Nino Diaz * be needed, depending on the context in which this macro is called. This is
161f5478dedSAntonio Nino Diaz * why this macro is parameterised ; each parameter allows to enable/disable
162f5478dedSAntonio Nino Diaz * some actions.
163f5478dedSAntonio Nino Diaz *
164f5478dedSAntonio Nino Diaz *  _init_sctlr:
165f5478dedSAntonio Nino Diaz *	Whether the macro needs to initialise SCTLR_EL3, including configuring
166f5478dedSAntonio Nino Diaz *      the endianness of data accesses.
167f5478dedSAntonio Nino Diaz *
168f5478dedSAntonio Nino Diaz *  _warm_boot_mailbox:
169f5478dedSAntonio Nino Diaz *	Whether the macro needs to detect the type of boot (cold/warm). The
170f5478dedSAntonio Nino Diaz *	detection is based on the platform entrypoint address : if it is zero
171f5478dedSAntonio Nino Diaz *	then it is a cold boot, otherwise it is a warm boot. In the latter case,
172f5478dedSAntonio Nino Diaz *	this macro jumps on the platform entrypoint address.
173f5478dedSAntonio Nino Diaz *
174f5478dedSAntonio Nino Diaz *  _secondary_cold_boot:
175f5478dedSAntonio Nino Diaz *	Whether the macro needs to identify the CPU that is calling it: primary
176f5478dedSAntonio Nino Diaz *	CPU or secondary CPU. The primary CPU will be allowed to carry on with
177f5478dedSAntonio Nino Diaz *	the platform initialisations, while the secondaries will be put in a
178f5478dedSAntonio Nino Diaz *	platform-specific state in the meantime.
179f5478dedSAntonio Nino Diaz *
180f5478dedSAntonio Nino Diaz *	If the caller knows this macro will only be called by the primary CPU
181f5478dedSAntonio Nino Diaz *	then this parameter can be defined to 0 to skip this step.
182f5478dedSAntonio Nino Diaz *
183f5478dedSAntonio Nino Diaz * _init_memory:
184f5478dedSAntonio Nino Diaz *	Whether the macro needs to initialise the memory.
185f5478dedSAntonio Nino Diaz *
186f5478dedSAntonio Nino Diaz * _init_c_runtime:
187f5478dedSAntonio Nino Diaz *	Whether the macro needs to initialise the C runtime environment.
188f5478dedSAntonio Nino Diaz *
189f5478dedSAntonio Nino Diaz * _exception_vectors:
190f5478dedSAntonio Nino Diaz *	Address of the exception vectors to program in the VBAR_EL3 register.
191f5478dedSAntonio Nino Diaz * -----------------------------------------------------------------------------
192f5478dedSAntonio Nino Diaz */
193f5478dedSAntonio Nino Diaz	.macro el3_entrypoint_common					\
194f5478dedSAntonio Nino Diaz		_init_sctlr, _warm_boot_mailbox, _secondary_cold_boot,	\
195f5478dedSAntonio Nino Diaz		_init_memory, _init_c_runtime, _exception_vectors
196f5478dedSAntonio Nino Diaz
197f5478dedSAntonio Nino Diaz	.if \_init_sctlr
198f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
199f5478dedSAntonio Nino Diaz		 * This is the initialisation of SCTLR_EL3 and so must ensure
200f5478dedSAntonio Nino Diaz		 * that all fields are explicitly set rather than relying on hw.
201f5478dedSAntonio Nino Diaz		 * Some fields reset to an IMPLEMENTATION DEFINED value and
202f5478dedSAntonio Nino Diaz		 * others are architecturally UNKNOWN on reset.
203f5478dedSAntonio Nino Diaz		 *
204f5478dedSAntonio Nino Diaz		 * SCTLR.EE: Set the CPU endianness before doing anything that
205f5478dedSAntonio Nino Diaz		 *  might involve memory reads or writes. Set to zero to select
206f5478dedSAntonio Nino Diaz		 *  Little Endian.
207f5478dedSAntonio Nino Diaz		 *
208f5478dedSAntonio Nino Diaz		 * SCTLR_EL3.WXN: For the EL3 translation regime, this field can
209f5478dedSAntonio Nino Diaz		 *  force all memory regions that are writeable to be treated as
210f5478dedSAntonio Nino Diaz		 *  XN (Execute-never). Set to zero so that this control has no
211f5478dedSAntonio Nino Diaz		 *  effect on memory access permissions.
212f5478dedSAntonio Nino Diaz		 *
213f5478dedSAntonio Nino Diaz		 * SCTLR_EL3.SA: Set to zero to disable Stack Alignment check.
214f5478dedSAntonio Nino Diaz		 *
215f5478dedSAntonio Nino Diaz		 * SCTLR_EL3.A: Set to zero to disable Alignment fault checking.
216f5478dedSAntonio Nino Diaz		 *
217f5478dedSAntonio Nino Diaz		 * SCTLR.DSSBS: Set to zero to disable speculation store bypass
218f5478dedSAntonio Nino Diaz		 *  safe behaviour upon exception entry to EL3.
219f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
220f5478dedSAntonio Nino Diaz		 */
221f5478dedSAntonio Nino Diaz		mov_imm	x0, (SCTLR_RESET_VAL & ~(SCTLR_EE_BIT | SCTLR_WXN_BIT \
222f5478dedSAntonio Nino Diaz				| SCTLR_SA_BIT | SCTLR_A_BIT | SCTLR_DSSBS_BIT))
223f5478dedSAntonio Nino Diaz		msr	sctlr_el3, x0
224f5478dedSAntonio Nino Diaz		isb
225f5478dedSAntonio Nino Diaz	.endif /* _init_sctlr */
226f5478dedSAntonio Nino Diaz
227f5478dedSAntonio Nino Diaz	.if \_warm_boot_mailbox
228f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
229f5478dedSAntonio Nino Diaz		 * This code will be executed for both warm and cold resets.
230f5478dedSAntonio Nino Diaz		 * Now is the time to distinguish between the two.
231f5478dedSAntonio Nino Diaz		 * Query the platform entrypoint address and if it is not zero
232f5478dedSAntonio Nino Diaz		 * then it means it is a warm boot so jump to this address.
233f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
234f5478dedSAntonio Nino Diaz		 */
235f5478dedSAntonio Nino Diaz		bl	plat_get_my_entrypoint
236f5478dedSAntonio Nino Diaz		cbz	x0, do_cold_boot
237f5478dedSAntonio Nino Diaz		br	x0
238f5478dedSAntonio Nino Diaz
239f5478dedSAntonio Nino Diaz	do_cold_boot:
240f5478dedSAntonio Nino Diaz	.endif /* _warm_boot_mailbox */
241f5478dedSAntonio Nino Diaz
242f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
243f5478dedSAntonio Nino Diaz	 * Set the exception vectors.
244f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
245f5478dedSAntonio Nino Diaz	 */
246f5478dedSAntonio Nino Diaz	adr	x0, \_exception_vectors
247f5478dedSAntonio Nino Diaz	msr	vbar_el3, x0
248f5478dedSAntonio Nino Diaz	isb
249f5478dedSAntonio Nino Diaz
250f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
251f5478dedSAntonio Nino Diaz	 * It is a cold boot.
252f5478dedSAntonio Nino Diaz	 * Perform any processor specific actions upon reset e.g. cache, TLB
253f5478dedSAntonio Nino Diaz	 * invalidations etc.
254f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
255f5478dedSAntonio Nino Diaz	 */
256f5478dedSAntonio Nino Diaz	bl	reset_handler
257f5478dedSAntonio Nino Diaz
258f5478dedSAntonio Nino Diaz	el3_arch_init_common
259f5478dedSAntonio Nino Diaz
260f5478dedSAntonio Nino Diaz	.if \_secondary_cold_boot
261f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
262f5478dedSAntonio Nino Diaz		 * Check if this is a primary or secondary CPU cold boot.
263f5478dedSAntonio Nino Diaz		 * The primary CPU will set up the platform while the
264f5478dedSAntonio Nino Diaz		 * secondaries are placed in a platform-specific state until the
265f5478dedSAntonio Nino Diaz		 * primary CPU performs the necessary actions to bring them out
266f5478dedSAntonio Nino Diaz		 * of that state and allows entry into the OS.
267f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
268f5478dedSAntonio Nino Diaz		 */
269f5478dedSAntonio Nino Diaz		bl	plat_is_my_cpu_primary
270f5478dedSAntonio Nino Diaz		cbnz	w0, do_primary_cold_boot
271f5478dedSAntonio Nino Diaz
272f5478dedSAntonio Nino Diaz		/* This is a cold boot on a secondary CPU */
273f5478dedSAntonio Nino Diaz		bl	plat_secondary_cold_boot_setup
274f5478dedSAntonio Nino Diaz		/* plat_secondary_cold_boot_setup() is not supposed to return */
275f5478dedSAntonio Nino Diaz		bl	el3_panic
276f5478dedSAntonio Nino Diaz
277f5478dedSAntonio Nino Diaz	do_primary_cold_boot:
278f5478dedSAntonio Nino Diaz	.endif /* _secondary_cold_boot */
279f5478dedSAntonio Nino Diaz
280f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
281f5478dedSAntonio Nino Diaz	 * Initialize memory now. Secondary CPU initialization won't get to this
282f5478dedSAntonio Nino Diaz	 * point.
283f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
284f5478dedSAntonio Nino Diaz	 */
285f5478dedSAntonio Nino Diaz
286f5478dedSAntonio Nino Diaz	.if \_init_memory
287f5478dedSAntonio Nino Diaz		bl	platform_mem_init
288f5478dedSAntonio Nino Diaz	.endif /* _init_memory */
289f5478dedSAntonio Nino Diaz
290f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
291f5478dedSAntonio Nino Diaz	 * Init C runtime environment:
292f5478dedSAntonio Nino Diaz	 *   - Zero-initialise the NOBITS sections. There are 2 of them:
293f5478dedSAntonio Nino Diaz	 *       - the .bss section;
294f5478dedSAntonio Nino Diaz	 *       - the coherent memory section (if any).
295f5478dedSAntonio Nino Diaz	 *   - Relocate the data section from ROM to RAM, if required.
296f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
297f5478dedSAntonio Nino Diaz	 */
298f5478dedSAntonio Nino Diaz	.if \_init_c_runtime
299f5478dedSAntonio Nino Diaz#if defined(IMAGE_BL31) || (defined(IMAGE_BL2) && BL2_AT_EL3)
300f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
301f5478dedSAntonio Nino Diaz		 * Invalidate the RW memory used by the BL31 image. This
302f5478dedSAntonio Nino Diaz		 * includes the data and NOBITS sections. This is done to
303f5478dedSAntonio Nino Diaz		 * safeguard against possible corruption of this memory by
304f5478dedSAntonio Nino Diaz		 * dirty cache lines in a system cache as a result of use by
305f5478dedSAntonio Nino Diaz		 * an earlier boot loader stage.
306f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
307f5478dedSAntonio Nino Diaz		 */
308f5478dedSAntonio Nino Diaz		adrp	x0, __RW_START__
309f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__RW_START__
310f5478dedSAntonio Nino Diaz		adrp	x1, __RW_END__
311f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12:__RW_END__
312f5478dedSAntonio Nino Diaz		sub	x1, x1, x0
313f5478dedSAntonio Nino Diaz		bl	inv_dcache_range
314f5478dedSAntonio Nino Diaz#endif
315f5478dedSAntonio Nino Diaz		adrp	x0, __BSS_START__
316f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__BSS_START__
317f5478dedSAntonio Nino Diaz
318f5478dedSAntonio Nino Diaz		adrp	x1, __BSS_END__
319f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12:__BSS_END__
320f5478dedSAntonio Nino Diaz		sub	x1, x1, x0
321f5478dedSAntonio Nino Diaz		bl	zeromem
322f5478dedSAntonio Nino Diaz
323f5478dedSAntonio Nino Diaz#if USE_COHERENT_MEM
324f5478dedSAntonio Nino Diaz		adrp	x0, __COHERENT_RAM_START__
325f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__COHERENT_RAM_START__
326f5478dedSAntonio Nino Diaz		adrp	x1, __COHERENT_RAM_END_UNALIGNED__
327f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12: __COHERENT_RAM_END_UNALIGNED__
328f5478dedSAntonio Nino Diaz		sub	x1, x1, x0
329f5478dedSAntonio Nino Diaz		bl	zeromem
330f5478dedSAntonio Nino Diaz#endif
331f5478dedSAntonio Nino Diaz
332f5478dedSAntonio Nino Diaz#if defined(IMAGE_BL1) || (defined(IMAGE_BL2) && BL2_IN_XIP_MEM)
333f5478dedSAntonio Nino Diaz		adrp	x0, __DATA_RAM_START__
334f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__DATA_RAM_START__
335f5478dedSAntonio Nino Diaz		adrp	x1, __DATA_ROM_START__
336f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12:__DATA_ROM_START__
337f5478dedSAntonio Nino Diaz		adrp	x2, __DATA_RAM_END__
338f5478dedSAntonio Nino Diaz		add	x2, x2, :lo12:__DATA_RAM_END__
339f5478dedSAntonio Nino Diaz		sub	x2, x2, x0
340f5478dedSAntonio Nino Diaz		bl	memcpy16
341f5478dedSAntonio Nino Diaz#endif
342f5478dedSAntonio Nino Diaz	.endif /* _init_c_runtime */
343f5478dedSAntonio Nino Diaz
344f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
345f5478dedSAntonio Nino Diaz	 * Use SP_EL0 for the C runtime stack.
346f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
347f5478dedSAntonio Nino Diaz	 */
348f5478dedSAntonio Nino Diaz	msr	spsel, #0
349f5478dedSAntonio Nino Diaz
350f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
351f5478dedSAntonio Nino Diaz	 * Allocate a stack whose memory will be marked as Normal-IS-WBWA when
352f5478dedSAntonio Nino Diaz	 * the MMU is enabled. There is no risk of reading stale stack memory
353f5478dedSAntonio Nino Diaz	 * after enabling the MMU as only the primary CPU is running at the
354f5478dedSAntonio Nino Diaz	 * moment.
355f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
356f5478dedSAntonio Nino Diaz	 */
357f5478dedSAntonio Nino Diaz	bl	plat_set_my_stack
358f5478dedSAntonio Nino Diaz
359f5478dedSAntonio Nino Diaz#if STACK_PROTECTOR_ENABLED
360f5478dedSAntonio Nino Diaz	.if \_init_c_runtime
361f5478dedSAntonio Nino Diaz	bl	update_stack_protector_canary
362f5478dedSAntonio Nino Diaz	.endif /* _init_c_runtime */
363f5478dedSAntonio Nino Diaz#endif
364f5478dedSAntonio Nino Diaz	.endm
365f5478dedSAntonio Nino Diaz
366f5478dedSAntonio Nino Diaz#endif /* EL3_COMMON_MACROS_S */
367