xref: /rk3399_ARM-atf/include/arch/aarch64/el3_common_macros.S (revision ece8f7d7347db517e141897b8bcb5e696fba97f9)
1f5478dedSAntonio Nino Diaz/*
242d4d3baSArvind Ram Prakash * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved.
3f5478dedSAntonio Nino Diaz *
4f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause
5f5478dedSAntonio Nino Diaz */
6f5478dedSAntonio Nino Diaz
7f5478dedSAntonio Nino Diaz#ifndef EL3_COMMON_MACROS_S
8f5478dedSAntonio Nino Diaz#define EL3_COMMON_MACROS_S
9f5478dedSAntonio Nino Diaz
10f5478dedSAntonio Nino Diaz#include <arch.h>
11f5478dedSAntonio Nino Diaz#include <asm_macros.S>
127d33ffe4SDaniel Boulby#include <assert_macros.S>
133b8456bdSManish V Badarkhe#include <context.h>
141a04b2e5SVarun Wadekar#include <lib/xlat_tables/xlat_tables_defs.h>
15f5478dedSAntonio Nino Diaz
16f5478dedSAntonio Nino Diaz	/*
17f5478dedSAntonio Nino Diaz	 * Helper macro to initialise EL3 registers we care about.
18f5478dedSAntonio Nino Diaz	 */
19f5478dedSAntonio Nino Diaz	.macro el3_arch_init_common
20f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
21f5478dedSAntonio Nino Diaz	 * SCTLR_EL3 has already been initialised - read current value before
22f5478dedSAntonio Nino Diaz	 * modifying.
23f5478dedSAntonio Nino Diaz	 *
24f5478dedSAntonio Nino Diaz	 * SCTLR_EL3.I: Enable the instruction cache.
25f5478dedSAntonio Nino Diaz	 *
26f5478dedSAntonio Nino Diaz	 * SCTLR_EL3.SA: Enable Stack Alignment check. A SP alignment fault
27f5478dedSAntonio Nino Diaz	 *  exception is generated if a load or store instruction executed at
28f5478dedSAntonio Nino Diaz	 *  EL3 uses the SP as the base address and the SP is not aligned to a
29f5478dedSAntonio Nino Diaz	 *  16-byte boundary.
30f5478dedSAntonio Nino Diaz	 *
31f5478dedSAntonio Nino Diaz	 * SCTLR_EL3.A: Enable Alignment fault checking. All instructions that
32f5478dedSAntonio Nino Diaz	 *  load or store one or more registers have an alignment check that the
33f5478dedSAntonio Nino Diaz	 *  address being accessed is aligned to the size of the data element(s)
34f5478dedSAntonio Nino Diaz	 *  being accessed.
35f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
36f5478dedSAntonio Nino Diaz	 */
37f5478dedSAntonio Nino Diaz	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
38f5478dedSAntonio Nino Diaz	mrs	x0, sctlr_el3
39f5478dedSAntonio Nino Diaz	orr	x0, x0, x1
40f5478dedSAntonio Nino Diaz	msr	sctlr_el3, x0
41f5478dedSAntonio Nino Diaz	isb
42f5478dedSAntonio Nino Diaz
43f5478dedSAntonio Nino Diaz#ifdef IMAGE_BL31
44f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
45f5478dedSAntonio Nino Diaz	 * Initialise the per-cpu cache pointer to the CPU.
46f5478dedSAntonio Nino Diaz	 * This is done early to enable crash reporting to have access to crash
47f5478dedSAntonio Nino Diaz	 * stack. Since crash reporting depends on cpu_data to report the
48f5478dedSAntonio Nino Diaz	 * unhandled exception, not doing so can lead to recursive exceptions
49f5478dedSAntonio Nino Diaz	 * due to a NULL TPIDR_EL3.
50f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
51f5478dedSAntonio Nino Diaz	 */
52f5478dedSAntonio Nino Diaz	bl	init_cpu_data_ptr
53f5478dedSAntonio Nino Diaz#endif /* IMAGE_BL31 */
54f5478dedSAntonio Nino Diaz
55f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
56f5478dedSAntonio Nino Diaz	 * Initialise SCR_EL3, setting all fields rather than relying on hw.
57f5478dedSAntonio Nino Diaz	 * All fields are architecturally UNKNOWN on reset. The following fields
58f5478dedSAntonio Nino Diaz	 * do not change during the TF lifetime. The remaining fields are set to
59f5478dedSAntonio Nino Diaz	 * zero here but are updated ahead of transitioning to a lower EL in the
60f5478dedSAntonio Nino Diaz	 * function cm_init_context_common().
61f5478dedSAntonio Nino Diaz	 *
62f5478dedSAntonio Nino Diaz	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
63f5478dedSAntonio Nino Diaz	 *  EL2, EL1 and EL0 are not trapped to EL3.
64f5478dedSAntonio Nino Diaz	 *
65f5478dedSAntonio Nino Diaz	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
66f5478dedSAntonio Nino Diaz	 *  EL2, EL1 and EL0 are not trapped to EL3.
67f5478dedSAntonio Nino Diaz	 *
68f5478dedSAntonio Nino Diaz	 * SCR_EL3.SIF: Set to one to disable instruction fetches from
69f5478dedSAntonio Nino Diaz	 *  Non-secure memory.
70f5478dedSAntonio Nino Diaz	 *
71f5478dedSAntonio Nino Diaz	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
72f5478dedSAntonio Nino Diaz	 *  both Security states and both Execution states.
73f5478dedSAntonio Nino Diaz	 *
74f5478dedSAntonio Nino Diaz	 * SCR_EL3.EA: Set to one to route External Aborts and SError Interrupts
75f5478dedSAntonio Nino Diaz	 *  to EL3 when executing at any EL.
76f5478dedSAntonio Nino Diaz	 *
77f5478dedSAntonio Nino Diaz	 * SCR_EL3.{API,APK}: For Armv8.3 pointer authentication feature,
78f5478dedSAntonio Nino Diaz	 * disable traps to EL3 when accessing key registers or using pointer
79f5478dedSAntonio Nino Diaz	 * authentication instructions from lower ELs.
80f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
81f5478dedSAntonio Nino Diaz	 */
825283962eSAntonio Nino Diaz	mov_imm	x0, ((SCR_RESET_VAL | SCR_EA_BIT | SCR_SIF_BIT) \
83f5478dedSAntonio Nino Diaz			& ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT))
845283962eSAntonio Nino Diaz#if CTX_INCLUDE_PAUTH_REGS
855283962eSAntonio Nino Diaz	/*
865283962eSAntonio Nino Diaz	 * If the pointer authentication registers are saved during world
875283962eSAntonio Nino Diaz	 * switches, enable pointer authentication everywhere, as it is safe to
885283962eSAntonio Nino Diaz	 * do so.
895283962eSAntonio Nino Diaz	 */
905283962eSAntonio Nino Diaz	orr	x0, x0, #(SCR_API_BIT | SCR_APK_BIT)
915283962eSAntonio Nino Diaz#endif
926c09af9fSZelalem Aweke#if ENABLE_RME
936c09af9fSZelalem Aweke	/*
946c09af9fSZelalem Aweke	 * TODO: Settting the EEL2 bit to allow EL3 access to secure only registers
956c09af9fSZelalem Aweke	 * in context management. This will need to be refactored.
966c09af9fSZelalem Aweke	 */
976c09af9fSZelalem Aweke	orr	x0, x0, #SCR_EEL2_BIT
986c09af9fSZelalem Aweke#endif
99f5478dedSAntonio Nino Diaz	msr	scr_el3, x0
100f5478dedSAntonio Nino Diaz
101f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
102f5478dedSAntonio Nino Diaz	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
103f5478dedSAntonio Nino Diaz	 * Some fields are architecturally UNKNOWN on reset.
104f5478dedSAntonio Nino Diaz	 *
105f5478dedSAntonio Nino Diaz	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
106f5478dedSAntonio Nino Diaz	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
107f5478dedSAntonio Nino Diaz	 *  disabled from all ELs in Secure state.
108f5478dedSAntonio Nino Diaz	 *
109f5478dedSAntonio Nino Diaz	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
110f5478dedSAntonio Nino Diaz	 *  privileged debug from S-EL1.
111f5478dedSAntonio Nino Diaz	 *
112f5478dedSAntonio Nino Diaz	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
113f5478dedSAntonio Nino Diaz	 *  access to the powerdown debug registers do not trap to EL3.
114f5478dedSAntonio Nino Diaz	 *
115f5478dedSAntonio Nino Diaz	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
116f5478dedSAntonio Nino Diaz	 *  debug registers, other than those registers that are controlled by
117f5478dedSAntonio Nino Diaz	 *  MDCR_EL3.TDOSA.
118f5478dedSAntonio Nino Diaz	 */
119ed4fc6f0SAntonio Nino Diaz	mov_imm	x0, ((MDCR_EL3_RESET_VAL | MDCR_SDD_BIT | \
120c73686a1SBoyan Karatotev		      MDCR_SPD32(MDCR_SPD32_DISABLE)) & \
121*ece8f7d7SBoyan Karatotev		    ~(MDCR_TDOSA_BIT | MDCR_TDA_BIT))
122ed4fc6f0SAntonio Nino Diaz
123f5478dedSAntonio Nino Diaz	msr	mdcr_el3, x0
124f5478dedSAntonio Nino Diaz
125f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
126f5478dedSAntonio Nino Diaz	 * Enable External Aborts and SError Interrupts now that the exception
127f5478dedSAntonio Nino Diaz	 * vectors have been setup.
128f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
129f5478dedSAntonio Nino Diaz	 */
130f5478dedSAntonio Nino Diaz	msr	daifclr, #DAIF_ABT_BIT
131f5478dedSAntonio Nino Diaz
132f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
133f5478dedSAntonio Nino Diaz	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
134f5478dedSAntonio Nino Diaz	 * All fields are architecturally UNKNOWN on reset.
135f5478dedSAntonio Nino Diaz	 *
136f5478dedSAntonio Nino Diaz	 * CPTR_EL3.TCPAC: Set to zero so that any accesses to CPACR_EL1,
137f5478dedSAntonio Nino Diaz	 *  CPTR_EL2, CPACR, or HCPTR do not trap to EL3.
138f5478dedSAntonio Nino Diaz	 *
139f5478dedSAntonio Nino Diaz	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
140f5478dedSAntonio Nino Diaz	 *  by Advanced SIMD, floating-point or SVE instructions (if implemented)
141f5478dedSAntonio Nino Diaz	 *  do not trap to EL3.
1420c5e7d1cSMax Shvetsov	 *
1430c5e7d1cSMax Shvetsov	 * CPTR_EL3.TAM: Set to one so that Activity Monitor access is
1440c5e7d1cSMax Shvetsov	 *  trapped to EL3 by default.
1450c5e7d1cSMax Shvetsov	 *
1460c5e7d1cSMax Shvetsov	 * CPTR_EL3.EZ: Set to zero so that all SVE functionality is trapped
1470c5e7d1cSMax Shvetsov	 *  to EL3 by default.
148dc78e62dSjohpow01	 *
149dc78e62dSjohpow01	 * CPTR_EL3.ESM: Set to zero so that all SME functionality is trapped
150dc78e62dSjohpow01	 *  to EL3 by default.
151f5478dedSAntonio Nino Diaz	 */
1520c5e7d1cSMax Shvetsov
153*ece8f7d7SBoyan Karatotev	mov_imm x0, (CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT))
154f5478dedSAntonio Nino Diaz	msr	cptr_el3, x0
155f5478dedSAntonio Nino Diaz
156f5478dedSAntonio Nino Diaz	/*
157f5478dedSAntonio Nino Diaz	 * If Data Independent Timing (DIT) functionality is implemented,
1587d33ffe4SDaniel Boulby	 * always enable DIT in EL3.
1597d33ffe4SDaniel Boulby	 * First assert that the FEAT_DIT build flag matches the feature id
1607d33ffe4SDaniel Boulby	 * register value for DIT.
161f5478dedSAntonio Nino Diaz	 */
1627d33ffe4SDaniel Boulby#if ENABLE_FEAT_DIT
16388727fc3SAndre Przywara#if ENABLE_ASSERTIONS || ENABLE_FEAT_DIT > 1
164f5478dedSAntonio Nino Diaz	mrs	x0, id_aa64pfr0_el1
165f5478dedSAntonio Nino Diaz	ubfx	x0, x0, #ID_AA64PFR0_DIT_SHIFT, #ID_AA64PFR0_DIT_LENGTH
16688727fc3SAndre Przywara#if ENABLE_FEAT_DIT > 1
16788727fc3SAndre Przywara	cbz	x0, 1f
16888727fc3SAndre Przywara#else
169f5478dedSAntonio Nino Diaz	cmp	x0, #ID_AA64PFR0_DIT_SUPPORTED
1707d33ffe4SDaniel Boulby	ASM_ASSERT(eq)
17188727fc3SAndre Przywara#endif
17288727fc3SAndre Przywara
1737d33ffe4SDaniel Boulby#endif /* ENABLE_ASSERTIONS */
174f5478dedSAntonio Nino Diaz	mov	x0, #DIT_BIT
175f5478dedSAntonio Nino Diaz	msr	DIT, x0
17688727fc3SAndre Przywara1:
1777d33ffe4SDaniel Boulby#endif
178f5478dedSAntonio Nino Diaz	.endm
179f5478dedSAntonio Nino Diaz
180f5478dedSAntonio Nino Diaz/* -----------------------------------------------------------------------------
181f5478dedSAntonio Nino Diaz * This is the super set of actions that need to be performed during a cold boot
182f5478dedSAntonio Nino Diaz * or a warm boot in EL3. This code is shared by BL1 and BL31.
183f5478dedSAntonio Nino Diaz *
184f5478dedSAntonio Nino Diaz * This macro will always perform reset handling, architectural initialisations
185f5478dedSAntonio Nino Diaz * and stack setup. The rest of the actions are optional because they might not
186f5478dedSAntonio Nino Diaz * be needed, depending on the context in which this macro is called. This is
187f5478dedSAntonio Nino Diaz * why this macro is parameterised ; each parameter allows to enable/disable
188f5478dedSAntonio Nino Diaz * some actions.
189f5478dedSAntonio Nino Diaz *
190f5478dedSAntonio Nino Diaz *  _init_sctlr:
191f5478dedSAntonio Nino Diaz *	Whether the macro needs to initialise SCTLR_EL3, including configuring
192f5478dedSAntonio Nino Diaz *      the endianness of data accesses.
193f5478dedSAntonio Nino Diaz *
194f5478dedSAntonio Nino Diaz *  _warm_boot_mailbox:
195f5478dedSAntonio Nino Diaz *	Whether the macro needs to detect the type of boot (cold/warm). The
196f5478dedSAntonio Nino Diaz *	detection is based on the platform entrypoint address : if it is zero
197f5478dedSAntonio Nino Diaz *	then it is a cold boot, otherwise it is a warm boot. In the latter case,
198f5478dedSAntonio Nino Diaz *	this macro jumps on the platform entrypoint address.
199f5478dedSAntonio Nino Diaz *
200f5478dedSAntonio Nino Diaz *  _secondary_cold_boot:
201f5478dedSAntonio Nino Diaz *	Whether the macro needs to identify the CPU that is calling it: primary
202f5478dedSAntonio Nino Diaz *	CPU or secondary CPU. The primary CPU will be allowed to carry on with
203f5478dedSAntonio Nino Diaz *	the platform initialisations, while the secondaries will be put in a
204f5478dedSAntonio Nino Diaz *	platform-specific state in the meantime.
205f5478dedSAntonio Nino Diaz *
206f5478dedSAntonio Nino Diaz *	If the caller knows this macro will only be called by the primary CPU
207f5478dedSAntonio Nino Diaz *	then this parameter can be defined to 0 to skip this step.
208f5478dedSAntonio Nino Diaz *
209f5478dedSAntonio Nino Diaz * _init_memory:
210f5478dedSAntonio Nino Diaz *	Whether the macro needs to initialise the memory.
211f5478dedSAntonio Nino Diaz *
212f5478dedSAntonio Nino Diaz * _init_c_runtime:
213f5478dedSAntonio Nino Diaz *	Whether the macro needs to initialise the C runtime environment.
214f5478dedSAntonio Nino Diaz *
215f5478dedSAntonio Nino Diaz * _exception_vectors:
216f5478dedSAntonio Nino Diaz *	Address of the exception vectors to program in the VBAR_EL3 register.
217da90359bSManish Pandey *
218da90359bSManish Pandey * _pie_fixup_size:
219da90359bSManish Pandey *	Size of memory region to fixup Global Descriptor Table (GDT).
220da90359bSManish Pandey *
221da90359bSManish Pandey *	A non-zero value is expected when firmware needs GDT to be fixed-up.
222da90359bSManish Pandey *
223f5478dedSAntonio Nino Diaz * -----------------------------------------------------------------------------
224f5478dedSAntonio Nino Diaz */
225f5478dedSAntonio Nino Diaz	.macro el3_entrypoint_common					\
226f5478dedSAntonio Nino Diaz		_init_sctlr, _warm_boot_mailbox, _secondary_cold_boot,	\
227da90359bSManish Pandey		_init_memory, _init_c_runtime, _exception_vectors,	\
228da90359bSManish Pandey		_pie_fixup_size
229f5478dedSAntonio Nino Diaz
230f5478dedSAntonio Nino Diaz	.if \_init_sctlr
231f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
232f5478dedSAntonio Nino Diaz		 * This is the initialisation of SCTLR_EL3 and so must ensure
233f5478dedSAntonio Nino Diaz		 * that all fields are explicitly set rather than relying on hw.
234f5478dedSAntonio Nino Diaz		 * Some fields reset to an IMPLEMENTATION DEFINED value and
235f5478dedSAntonio Nino Diaz		 * others are architecturally UNKNOWN on reset.
236f5478dedSAntonio Nino Diaz		 *
237f5478dedSAntonio Nino Diaz		 * SCTLR.EE: Set the CPU endianness before doing anything that
238f5478dedSAntonio Nino Diaz		 *  might involve memory reads or writes. Set to zero to select
239f5478dedSAntonio Nino Diaz		 *  Little Endian.
240f5478dedSAntonio Nino Diaz		 *
241f5478dedSAntonio Nino Diaz		 * SCTLR_EL3.WXN: For the EL3 translation regime, this field can
242f5478dedSAntonio Nino Diaz		 *  force all memory regions that are writeable to be treated as
243f5478dedSAntonio Nino Diaz		 *  XN (Execute-never). Set to zero so that this control has no
244f5478dedSAntonio Nino Diaz		 *  effect on memory access permissions.
245f5478dedSAntonio Nino Diaz		 *
246f5478dedSAntonio Nino Diaz		 * SCTLR_EL3.SA: Set to zero to disable Stack Alignment check.
247f5478dedSAntonio Nino Diaz		 *
248f5478dedSAntonio Nino Diaz		 * SCTLR_EL3.A: Set to zero to disable Alignment fault checking.
249f5478dedSAntonio Nino Diaz		 *
250f5478dedSAntonio Nino Diaz		 * SCTLR.DSSBS: Set to zero to disable speculation store bypass
251f5478dedSAntonio Nino Diaz		 *  safe behaviour upon exception entry to EL3.
252f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
253f5478dedSAntonio Nino Diaz		 */
254f5478dedSAntonio Nino Diaz		mov_imm	x0, (SCTLR_RESET_VAL & ~(SCTLR_EE_BIT | SCTLR_WXN_BIT \
255f5478dedSAntonio Nino Diaz				| SCTLR_SA_BIT | SCTLR_A_BIT | SCTLR_DSSBS_BIT))
256f5478dedSAntonio Nino Diaz		msr	sctlr_el3, x0
257f5478dedSAntonio Nino Diaz		isb
258f5478dedSAntonio Nino Diaz	.endif /* _init_sctlr */
259f5478dedSAntonio Nino Diaz
260f5478dedSAntonio Nino Diaz	.if \_warm_boot_mailbox
261f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
262f5478dedSAntonio Nino Diaz		 * This code will be executed for both warm and cold resets.
263f5478dedSAntonio Nino Diaz		 * Now is the time to distinguish between the two.
264f5478dedSAntonio Nino Diaz		 * Query the platform entrypoint address and if it is not zero
265f5478dedSAntonio Nino Diaz		 * then it means it is a warm boot so jump to this address.
266f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
267f5478dedSAntonio Nino Diaz		 */
268f5478dedSAntonio Nino Diaz		bl	plat_get_my_entrypoint
269f5478dedSAntonio Nino Diaz		cbz	x0, do_cold_boot
270f5478dedSAntonio Nino Diaz		br	x0
271f5478dedSAntonio Nino Diaz
272f5478dedSAntonio Nino Diaz	do_cold_boot:
273f5478dedSAntonio Nino Diaz	.endif /* _warm_boot_mailbox */
274f5478dedSAntonio Nino Diaz
275da90359bSManish Pandey	.if \_pie_fixup_size
276da90359bSManish Pandey#if ENABLE_PIE
277da90359bSManish Pandey		/*
278da90359bSManish Pandey		 * ------------------------------------------------------------
279da90359bSManish Pandey		 * If PIE is enabled fixup the Global descriptor Table only
280da90359bSManish Pandey		 * once during primary core cold boot path.
281da90359bSManish Pandey		 *
282da90359bSManish Pandey		 * Compile time base address, required for fixup, is calculated
283da90359bSManish Pandey		 * using "pie_fixup" label present within first page.
284da90359bSManish Pandey		 * ------------------------------------------------------------
285da90359bSManish Pandey		 */
286da90359bSManish Pandey	pie_fixup:
287da90359bSManish Pandey		ldr	x0, =pie_fixup
288d7b5f408SJimmy Brisson		and	x0, x0, #~(PAGE_SIZE_MASK)
289da90359bSManish Pandey		mov_imm	x1, \_pie_fixup_size
290da90359bSManish Pandey		add	x1, x1, x0
291da90359bSManish Pandey		bl	fixup_gdt_reloc
292da90359bSManish Pandey#endif /* ENABLE_PIE */
293da90359bSManish Pandey	.endif /* _pie_fixup_size */
294da90359bSManish Pandey
295f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
296f5478dedSAntonio Nino Diaz	 * Set the exception vectors.
297f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
298f5478dedSAntonio Nino Diaz	 */
299f5478dedSAntonio Nino Diaz	adr	x0, \_exception_vectors
300f5478dedSAntonio Nino Diaz	msr	vbar_el3, x0
301f5478dedSAntonio Nino Diaz	isb
302f5478dedSAntonio Nino Diaz
3036c09af9fSZelalem Aweke#if !(defined(IMAGE_BL2) && ENABLE_RME)
304f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
305f5478dedSAntonio Nino Diaz	 * It is a cold boot.
306f5478dedSAntonio Nino Diaz	 * Perform any processor specific actions upon reset e.g. cache, TLB
307f5478dedSAntonio Nino Diaz	 * invalidations etc.
308f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
309f5478dedSAntonio Nino Diaz	 */
310f5478dedSAntonio Nino Diaz	bl	reset_handler
3116c09af9fSZelalem Aweke#endif
312f5478dedSAntonio Nino Diaz
313f5478dedSAntonio Nino Diaz	el3_arch_init_common
314f5478dedSAntonio Nino Diaz
315f5478dedSAntonio Nino Diaz	.if \_secondary_cold_boot
316f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
317f5478dedSAntonio Nino Diaz		 * Check if this is a primary or secondary CPU cold boot.
318f5478dedSAntonio Nino Diaz		 * The primary CPU will set up the platform while the
319f5478dedSAntonio Nino Diaz		 * secondaries are placed in a platform-specific state until the
320f5478dedSAntonio Nino Diaz		 * primary CPU performs the necessary actions to bring them out
321f5478dedSAntonio Nino Diaz		 * of that state and allows entry into the OS.
322f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
323f5478dedSAntonio Nino Diaz		 */
324f5478dedSAntonio Nino Diaz		bl	plat_is_my_cpu_primary
325f5478dedSAntonio Nino Diaz		cbnz	w0, do_primary_cold_boot
326f5478dedSAntonio Nino Diaz
327f5478dedSAntonio Nino Diaz		/* This is a cold boot on a secondary CPU */
328f5478dedSAntonio Nino Diaz		bl	plat_secondary_cold_boot_setup
329f5478dedSAntonio Nino Diaz		/* plat_secondary_cold_boot_setup() is not supposed to return */
330f5478dedSAntonio Nino Diaz		bl	el3_panic
331f5478dedSAntonio Nino Diaz
332f5478dedSAntonio Nino Diaz	do_primary_cold_boot:
333f5478dedSAntonio Nino Diaz	.endif /* _secondary_cold_boot */
334f5478dedSAntonio Nino Diaz
335f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
336f5478dedSAntonio Nino Diaz	 * Initialize memory now. Secondary CPU initialization won't get to this
337f5478dedSAntonio Nino Diaz	 * point.
338f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
339f5478dedSAntonio Nino Diaz	 */
340f5478dedSAntonio Nino Diaz
341f5478dedSAntonio Nino Diaz	.if \_init_memory
342f5478dedSAntonio Nino Diaz		bl	platform_mem_init
343f5478dedSAntonio Nino Diaz	.endif /* _init_memory */
344f5478dedSAntonio Nino Diaz
345f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
346f5478dedSAntonio Nino Diaz	 * Init C runtime environment:
347f5478dedSAntonio Nino Diaz	 *   - Zero-initialise the NOBITS sections. There are 2 of them:
348f5478dedSAntonio Nino Diaz	 *       - the .bss section;
349f5478dedSAntonio Nino Diaz	 *       - the coherent memory section (if any).
350f5478dedSAntonio Nino Diaz	 *   - Relocate the data section from ROM to RAM, if required.
351f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
352f5478dedSAntonio Nino Diaz	 */
353f5478dedSAntonio Nino Diaz	.if \_init_c_runtime
3546c09af9fSZelalem Aweke#if defined(IMAGE_BL31) || (defined(IMAGE_BL2) && \
35542d4d3baSArvind Ram Prakash	((RESET_TO_BL2 && BL2_INV_DCACHE) || ENABLE_RME))
356f5478dedSAntonio Nino Diaz		/* -------------------------------------------------------------
357f5478dedSAntonio Nino Diaz		 * Invalidate the RW memory used by the BL31 image. This
358f5478dedSAntonio Nino Diaz		 * includes the data and NOBITS sections. This is done to
359f5478dedSAntonio Nino Diaz		 * safeguard against possible corruption of this memory by
360f5478dedSAntonio Nino Diaz		 * dirty cache lines in a system cache as a result of use by
361596d20d9SZelalem Aweke		 * an earlier boot loader stage. If PIE is enabled however,
362596d20d9SZelalem Aweke		 * RO sections including the GOT may be modified during
363596d20d9SZelalem Aweke                 * pie fixup. Therefore, to be on the safe side, invalidate
364596d20d9SZelalem Aweke		 * the entire image region if PIE is enabled.
365f5478dedSAntonio Nino Diaz		 * -------------------------------------------------------------
366f5478dedSAntonio Nino Diaz		 */
367596d20d9SZelalem Aweke#if ENABLE_PIE
368596d20d9SZelalem Aweke#if SEPARATE_CODE_AND_RODATA
369596d20d9SZelalem Aweke		adrp	x0, __TEXT_START__
370596d20d9SZelalem Aweke		add	x0, x0, :lo12:__TEXT_START__
371596d20d9SZelalem Aweke#else
372596d20d9SZelalem Aweke		adrp	x0, __RO_START__
373596d20d9SZelalem Aweke		add	x0, x0, :lo12:__RO_START__
374596d20d9SZelalem Aweke#endif /* SEPARATE_CODE_AND_RODATA */
375596d20d9SZelalem Aweke#else
376f5478dedSAntonio Nino Diaz		adrp	x0, __RW_START__
377f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__RW_START__
378596d20d9SZelalem Aweke#endif /* ENABLE_PIE */
379f5478dedSAntonio Nino Diaz		adrp	x1, __RW_END__
380f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12:__RW_END__
381f5478dedSAntonio Nino Diaz		sub	x1, x1, x0
382f5478dedSAntonio Nino Diaz		bl	inv_dcache_range
383f8578e64SSamuel Holland#if defined(IMAGE_BL31) && SEPARATE_NOBITS_REGION
384f8578e64SSamuel Holland		adrp	x0, __NOBITS_START__
385f8578e64SSamuel Holland		add	x0, x0, :lo12:__NOBITS_START__
386f8578e64SSamuel Holland		adrp	x1, __NOBITS_END__
387f8578e64SSamuel Holland		add	x1, x1, :lo12:__NOBITS_END__
388f8578e64SSamuel Holland		sub	x1, x1, x0
389f8578e64SSamuel Holland		bl	inv_dcache_range
390f8578e64SSamuel Holland#endif
39196a8ed14SJiafei Pan#if defined(IMAGE_BL2) && SEPARATE_BL2_NOLOAD_REGION
39296a8ed14SJiafei Pan		adrp	x0, __BL2_NOLOAD_START__
39396a8ed14SJiafei Pan		add	x0, x0, :lo12:__BL2_NOLOAD_START__
39496a8ed14SJiafei Pan		adrp	x1, __BL2_NOLOAD_END__
39596a8ed14SJiafei Pan		add	x1, x1, :lo12:__BL2_NOLOAD_END__
39696a8ed14SJiafei Pan		sub	x1, x1, x0
39796a8ed14SJiafei Pan		bl	inv_dcache_range
39896a8ed14SJiafei Pan#endif
399f5478dedSAntonio Nino Diaz#endif
400f5478dedSAntonio Nino Diaz		adrp	x0, __BSS_START__
401f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__BSS_START__
402f5478dedSAntonio Nino Diaz
403f5478dedSAntonio Nino Diaz		adrp	x1, __BSS_END__
404f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12:__BSS_END__
405f5478dedSAntonio Nino Diaz		sub	x1, x1, x0
406f5478dedSAntonio Nino Diaz		bl	zeromem
407f5478dedSAntonio Nino Diaz
408f5478dedSAntonio Nino Diaz#if USE_COHERENT_MEM
409f5478dedSAntonio Nino Diaz		adrp	x0, __COHERENT_RAM_START__
410f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__COHERENT_RAM_START__
411f5478dedSAntonio Nino Diaz		adrp	x1, __COHERENT_RAM_END_UNALIGNED__
412f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12: __COHERENT_RAM_END_UNALIGNED__
413f5478dedSAntonio Nino Diaz		sub	x1, x1, x0
414f5478dedSAntonio Nino Diaz		bl	zeromem
415f5478dedSAntonio Nino Diaz#endif
416f5478dedSAntonio Nino Diaz
41742d4d3baSArvind Ram Prakash#if defined(IMAGE_BL1) ||	\
41842d4d3baSArvind Ram Prakash	(defined(IMAGE_BL2) && RESET_TO_BL2 && BL2_IN_XIP_MEM)
419f5478dedSAntonio Nino Diaz		adrp	x0, __DATA_RAM_START__
420f5478dedSAntonio Nino Diaz		add	x0, x0, :lo12:__DATA_RAM_START__
421f5478dedSAntonio Nino Diaz		adrp	x1, __DATA_ROM_START__
422f5478dedSAntonio Nino Diaz		add	x1, x1, :lo12:__DATA_ROM_START__
423f5478dedSAntonio Nino Diaz		adrp	x2, __DATA_RAM_END__
424f5478dedSAntonio Nino Diaz		add	x2, x2, :lo12:__DATA_RAM_END__
425f5478dedSAntonio Nino Diaz		sub	x2, x2, x0
426f5478dedSAntonio Nino Diaz		bl	memcpy16
427f5478dedSAntonio Nino Diaz#endif
428f5478dedSAntonio Nino Diaz	.endif /* _init_c_runtime */
429f5478dedSAntonio Nino Diaz
430f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
431f5478dedSAntonio Nino Diaz	 * Use SP_EL0 for the C runtime stack.
432f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
433f5478dedSAntonio Nino Diaz	 */
434f5478dedSAntonio Nino Diaz	msr	spsel, #0
435f5478dedSAntonio Nino Diaz
436f5478dedSAntonio Nino Diaz	/* ---------------------------------------------------------------------
437f5478dedSAntonio Nino Diaz	 * Allocate a stack whose memory will be marked as Normal-IS-WBWA when
438f5478dedSAntonio Nino Diaz	 * the MMU is enabled. There is no risk of reading stale stack memory
439f5478dedSAntonio Nino Diaz	 * after enabling the MMU as only the primary CPU is running at the
440f5478dedSAntonio Nino Diaz	 * moment.
441f5478dedSAntonio Nino Diaz	 * ---------------------------------------------------------------------
442f5478dedSAntonio Nino Diaz	 */
443f5478dedSAntonio Nino Diaz	bl	plat_set_my_stack
444f5478dedSAntonio Nino Diaz
445f5478dedSAntonio Nino Diaz#if STACK_PROTECTOR_ENABLED
446f5478dedSAntonio Nino Diaz	.if \_init_c_runtime
447f5478dedSAntonio Nino Diaz	bl	update_stack_protector_canary
448f5478dedSAntonio Nino Diaz	.endif /* _init_c_runtime */
449f5478dedSAntonio Nino Diaz#endif
450f5478dedSAntonio Nino Diaz	.endm
451f5478dedSAntonio Nino Diaz
4523b8456bdSManish V Badarkhe	.macro	apply_at_speculative_wa
4533b8456bdSManish V Badarkhe#if ERRATA_SPECULATIVE_AT
4543b8456bdSManish V Badarkhe	/*
455d87c0e27SManish Pandey	 * This function expects x30 has been saved.
456d87c0e27SManish Pandey	 * Also, save x29 which will be used in the called function.
4573b8456bdSManish V Badarkhe	 */
458d87c0e27SManish Pandey	str	x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
4593b8456bdSManish V Badarkhe	bl	save_and_update_ptw_el1_sys_regs
460d87c0e27SManish Pandey	ldr	x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
4613b8456bdSManish V Badarkhe#endif
4623b8456bdSManish V Badarkhe	.endm
4633b8456bdSManish V Badarkhe
4643b8456bdSManish V Badarkhe	.macro	restore_ptw_el1_sys_regs
4653b8456bdSManish V Badarkhe#if ERRATA_SPECULATIVE_AT
4663b8456bdSManish V Badarkhe	/* -----------------------------------------------------------
4673b8456bdSManish V Badarkhe	 * In case of ERRATA_SPECULATIVE_AT, must follow below order
4683b8456bdSManish V Badarkhe	 * to ensure that page table walk is not enabled until
4693b8456bdSManish V Badarkhe	 * restoration of all EL1 system registers. TCR_EL1 register
4703b8456bdSManish V Badarkhe	 * should be updated at the end which restores previous page
4713b8456bdSManish V Badarkhe	 * table walk setting of stage1 i.e.(TCR_EL1.EPDx) bits. ISB
4723b8456bdSManish V Badarkhe	 * ensures that CPU does below steps in order.
4733b8456bdSManish V Badarkhe	 *
4743b8456bdSManish V Badarkhe	 * 1. Ensure all other system registers are written before
4753b8456bdSManish V Badarkhe	 *    updating SCTLR_EL1 using ISB.
4763b8456bdSManish V Badarkhe	 * 2. Restore SCTLR_EL1 register.
4773b8456bdSManish V Badarkhe	 * 3. Ensure SCTLR_EL1 written successfully using ISB.
4783b8456bdSManish V Badarkhe	 * 4. Restore TCR_EL1 register.
4793b8456bdSManish V Badarkhe	 * -----------------------------------------------------------
4803b8456bdSManish V Badarkhe	 */
4813b8456bdSManish V Badarkhe	isb
4823b8456bdSManish V Badarkhe	ldp	x28, x29, [sp, #CTX_EL1_SYSREGS_OFFSET + CTX_SCTLR_EL1]
4833b8456bdSManish V Badarkhe	msr	sctlr_el1, x28
4843b8456bdSManish V Badarkhe	isb
4853b8456bdSManish V Badarkhe	msr	tcr_el1, x29
4863b8456bdSManish V Badarkhe#endif
4873b8456bdSManish V Badarkhe	.endm
4883b8456bdSManish V Badarkhe
489f5478dedSAntonio Nino Diaz#endif /* EL3_COMMON_MACROS_S */
490