1f5478dedSAntonio Nino Diaz/* 2ed4fc6f0SAntonio Nino Diaz * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. 3f5478dedSAntonio Nino Diaz * 4f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 5f5478dedSAntonio Nino Diaz */ 6f5478dedSAntonio Nino Diaz 7f5478dedSAntonio Nino Diaz#ifndef EL3_COMMON_MACROS_S 8f5478dedSAntonio Nino Diaz#define EL3_COMMON_MACROS_S 9f5478dedSAntonio Nino Diaz 10f5478dedSAntonio Nino Diaz#include <arch.h> 11f5478dedSAntonio Nino Diaz#include <asm_macros.S> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /* 14f5478dedSAntonio Nino Diaz * Helper macro to initialise EL3 registers we care about. 15f5478dedSAntonio Nino Diaz */ 16f5478dedSAntonio Nino Diaz .macro el3_arch_init_common 17f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 18f5478dedSAntonio Nino Diaz * SCTLR_EL3 has already been initialised - read current value before 19f5478dedSAntonio Nino Diaz * modifying. 20f5478dedSAntonio Nino Diaz * 21f5478dedSAntonio Nino Diaz * SCTLR_EL3.I: Enable the instruction cache. 22f5478dedSAntonio Nino Diaz * 23f5478dedSAntonio Nino Diaz * SCTLR_EL3.SA: Enable Stack Alignment check. A SP alignment fault 24f5478dedSAntonio Nino Diaz * exception is generated if a load or store instruction executed at 25f5478dedSAntonio Nino Diaz * EL3 uses the SP as the base address and the SP is not aligned to a 26f5478dedSAntonio Nino Diaz * 16-byte boundary. 27f5478dedSAntonio Nino Diaz * 28f5478dedSAntonio Nino Diaz * SCTLR_EL3.A: Enable Alignment fault checking. All instructions that 29f5478dedSAntonio Nino Diaz * load or store one or more registers have an alignment check that the 30f5478dedSAntonio Nino Diaz * address being accessed is aligned to the size of the data element(s) 31f5478dedSAntonio Nino Diaz * being accessed. 32f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 33f5478dedSAntonio Nino Diaz */ 34f5478dedSAntonio Nino Diaz mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT) 35f5478dedSAntonio Nino Diaz mrs x0, sctlr_el3 36f5478dedSAntonio Nino Diaz orr x0, x0, x1 37f5478dedSAntonio Nino Diaz msr sctlr_el3, x0 38f5478dedSAntonio Nino Diaz isb 39f5478dedSAntonio Nino Diaz 40f5478dedSAntonio Nino Diaz#ifdef IMAGE_BL31 41f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 42f5478dedSAntonio Nino Diaz * Initialise the per-cpu cache pointer to the CPU. 43f5478dedSAntonio Nino Diaz * This is done early to enable crash reporting to have access to crash 44f5478dedSAntonio Nino Diaz * stack. Since crash reporting depends on cpu_data to report the 45f5478dedSAntonio Nino Diaz * unhandled exception, not doing so can lead to recursive exceptions 46f5478dedSAntonio Nino Diaz * due to a NULL TPIDR_EL3. 47f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 48f5478dedSAntonio Nino Diaz */ 49f5478dedSAntonio Nino Diaz bl init_cpu_data_ptr 50f5478dedSAntonio Nino Diaz#endif /* IMAGE_BL31 */ 51f5478dedSAntonio Nino Diaz 52f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 53f5478dedSAntonio Nino Diaz * Initialise SCR_EL3, setting all fields rather than relying on hw. 54f5478dedSAntonio Nino Diaz * All fields are architecturally UNKNOWN on reset. The following fields 55f5478dedSAntonio Nino Diaz * do not change during the TF lifetime. The remaining fields are set to 56f5478dedSAntonio Nino Diaz * zero here but are updated ahead of transitioning to a lower EL in the 57f5478dedSAntonio Nino Diaz * function cm_init_context_common(). 58f5478dedSAntonio Nino Diaz * 59f5478dedSAntonio Nino Diaz * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at 60f5478dedSAntonio Nino Diaz * EL2, EL1 and EL0 are not trapped to EL3. 61f5478dedSAntonio Nino Diaz * 62f5478dedSAntonio Nino Diaz * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at 63f5478dedSAntonio Nino Diaz * EL2, EL1 and EL0 are not trapped to EL3. 64f5478dedSAntonio Nino Diaz * 65f5478dedSAntonio Nino Diaz * SCR_EL3.SIF: Set to one to disable instruction fetches from 66f5478dedSAntonio Nino Diaz * Non-secure memory. 67f5478dedSAntonio Nino Diaz * 68f5478dedSAntonio Nino Diaz * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from 69f5478dedSAntonio Nino Diaz * both Security states and both Execution states. 70f5478dedSAntonio Nino Diaz * 71f5478dedSAntonio Nino Diaz * SCR_EL3.EA: Set to one to route External Aborts and SError Interrupts 72f5478dedSAntonio Nino Diaz * to EL3 when executing at any EL. 73f5478dedSAntonio Nino Diaz * 74f5478dedSAntonio Nino Diaz * SCR_EL3.{API,APK}: For Armv8.3 pointer authentication feature, 75f5478dedSAntonio Nino Diaz * disable traps to EL3 when accessing key registers or using pointer 76f5478dedSAntonio Nino Diaz * authentication instructions from lower ELs. 77f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 78f5478dedSAntonio Nino Diaz */ 795283962eSAntonio Nino Diaz mov_imm x0, ((SCR_RESET_VAL | SCR_EA_BIT | SCR_SIF_BIT) \ 80f5478dedSAntonio Nino Diaz & ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT)) 815283962eSAntonio Nino Diaz#if CTX_INCLUDE_PAUTH_REGS 825283962eSAntonio Nino Diaz /* 835283962eSAntonio Nino Diaz * If the pointer authentication registers are saved during world 845283962eSAntonio Nino Diaz * switches, enable pointer authentication everywhere, as it is safe to 855283962eSAntonio Nino Diaz * do so. 865283962eSAntonio Nino Diaz */ 875283962eSAntonio Nino Diaz orr x0, x0, #(SCR_API_BIT | SCR_APK_BIT) 885283962eSAntonio Nino Diaz#endif 89f5478dedSAntonio Nino Diaz msr scr_el3, x0 90f5478dedSAntonio Nino Diaz 91f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 92f5478dedSAntonio Nino Diaz * Initialise MDCR_EL3, setting all fields rather than relying on hw. 93f5478dedSAntonio Nino Diaz * Some fields are architecturally UNKNOWN on reset. 94f5478dedSAntonio Nino Diaz * 95f5478dedSAntonio Nino Diaz * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug. 96f5478dedSAntonio Nino Diaz * Debug exceptions, other than Breakpoint Instruction exceptions, are 97f5478dedSAntonio Nino Diaz * disabled from all ELs in Secure state. 98f5478dedSAntonio Nino Diaz * 99f5478dedSAntonio Nino Diaz * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted 100f5478dedSAntonio Nino Diaz * privileged debug from S-EL1. 101f5478dedSAntonio Nino Diaz * 102f5478dedSAntonio Nino Diaz * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register 103f5478dedSAntonio Nino Diaz * access to the powerdown debug registers do not trap to EL3. 104f5478dedSAntonio Nino Diaz * 105f5478dedSAntonio Nino Diaz * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the 106f5478dedSAntonio Nino Diaz * debug registers, other than those registers that are controlled by 107f5478dedSAntonio Nino Diaz * MDCR_EL3.TDOSA. 108f5478dedSAntonio Nino Diaz * 109f5478dedSAntonio Nino Diaz * MDCR_EL3.TPM: Set to zero so that EL0, EL1, and EL2 System register 110f5478dedSAntonio Nino Diaz * accesses to all Performance Monitors registers do not trap to EL3. 111ed4fc6f0SAntonio Nino Diaz * 112ed4fc6f0SAntonio Nino Diaz * MDCR_EL3.SCCD: Set to one so that cycle counting by PMCCNTR_EL0 is 113ed4fc6f0SAntonio Nino Diaz * prohibited in Secure state. This bit is RES0 in versions of the 114ed4fc6f0SAntonio Nino Diaz * architecture earlier than ARMv8.5, setting it to 1 doesn't have any 115ed4fc6f0SAntonio Nino Diaz * effect on them. 116f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 117f5478dedSAntonio Nino Diaz */ 118ed4fc6f0SAntonio Nino Diaz mov_imm x0, ((MDCR_EL3_RESET_VAL | MDCR_SDD_BIT | \ 119*e290a8fcSAlexei Fedorov MDCR_SPD32(MDCR_SPD32_DISABLE) | MDCR_SCCD_BIT) & \ 120*e290a8fcSAlexei Fedorov ~(MDCR_TDOSA_BIT | MDCR_TDA_BIT | MDCR_TPM_BIT)) 121ed4fc6f0SAntonio Nino Diaz 122f5478dedSAntonio Nino Diaz msr mdcr_el3, x0 123f5478dedSAntonio Nino Diaz 124f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 125*e290a8fcSAlexei Fedorov * Initialise PMCR_EL0 setting all fields rather than relying 126*e290a8fcSAlexei Fedorov * on hw. Some fields are architecturally UNKNOWN on reset. 127*e290a8fcSAlexei Fedorov * 128*e290a8fcSAlexei Fedorov * PMCR_EL0.LP: Set to one so that event counter overflow, that 129*e290a8fcSAlexei Fedorov * is recorded in PMOVSCLR_EL0[0-30], occurs on the increment 130*e290a8fcSAlexei Fedorov * that changes PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU 131*e290a8fcSAlexei Fedorov * is implemented. This bit is RES0 in versions of the architecture 132*e290a8fcSAlexei Fedorov * earlier than ARMv8.5, setting it to 1 doesn't have any effect 133*e290a8fcSAlexei Fedorov * on them. 134*e290a8fcSAlexei Fedorov * 135*e290a8fcSAlexei Fedorov * PMCR_EL0.LC: Set to one so that cycle counter overflow, that 136*e290a8fcSAlexei Fedorov * is recorded in PMOVSCLR_EL0[31], occurs on the increment 137*e290a8fcSAlexei Fedorov * that changes PMCCNTR_EL0[63] from 1 to 0. 138*e290a8fcSAlexei Fedorov * 139*e290a8fcSAlexei Fedorov * PMCR_EL0.DP: Set to one so that the cycle counter, 140*e290a8fcSAlexei Fedorov * PMCCNTR_EL0 does not count when event counting is prohibited. 141*e290a8fcSAlexei Fedorov * 142*e290a8fcSAlexei Fedorov * PMCR_EL0.X: Set to zero to disable export of events. 143*e290a8fcSAlexei Fedorov * 144*e290a8fcSAlexei Fedorov * PMCR_EL0.D: Set to zero so that, when enabled, PMCCNTR_EL0 145*e290a8fcSAlexei Fedorov * counts on every clock cycle. 146*e290a8fcSAlexei Fedorov * --------------------------------------------------------------------- 147*e290a8fcSAlexei Fedorov */ 148*e290a8fcSAlexei Fedorov mov_imm x0, ((PMCR_EL0_RESET_VAL | PMCR_EL0_LP_BIT | \ 149*e290a8fcSAlexei Fedorov PMCR_EL0_LC_BIT | PMCR_EL0_DP_BIT) & \ 150*e290a8fcSAlexei Fedorov ~(PMCR_EL0_X_BIT | PMCR_EL0_D_BIT)) 151*e290a8fcSAlexei Fedorov 152*e290a8fcSAlexei Fedorov msr pmcr_el0, x0 153*e290a8fcSAlexei Fedorov 154*e290a8fcSAlexei Fedorov /* --------------------------------------------------------------------- 155f5478dedSAntonio Nino Diaz * Enable External Aborts and SError Interrupts now that the exception 156f5478dedSAntonio Nino Diaz * vectors have been setup. 157f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 158f5478dedSAntonio Nino Diaz */ 159f5478dedSAntonio Nino Diaz msr daifclr, #DAIF_ABT_BIT 160f5478dedSAntonio Nino Diaz 161f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 162f5478dedSAntonio Nino Diaz * Initialise CPTR_EL3, setting all fields rather than relying on hw. 163f5478dedSAntonio Nino Diaz * All fields are architecturally UNKNOWN on reset. 164f5478dedSAntonio Nino Diaz * 165f5478dedSAntonio Nino Diaz * CPTR_EL3.TCPAC: Set to zero so that any accesses to CPACR_EL1, 166f5478dedSAntonio Nino Diaz * CPTR_EL2, CPACR, or HCPTR do not trap to EL3. 167f5478dedSAntonio Nino Diaz * 168f5478dedSAntonio Nino Diaz * CPTR_EL3.TTA: Set to zero so that System register accesses to the 169f5478dedSAntonio Nino Diaz * trace registers do not trap to EL3. 170f5478dedSAntonio Nino Diaz * 171f5478dedSAntonio Nino Diaz * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers 172f5478dedSAntonio Nino Diaz * by Advanced SIMD, floating-point or SVE instructions (if implemented) 173f5478dedSAntonio Nino Diaz * do not trap to EL3. 174f5478dedSAntonio Nino Diaz */ 175f5478dedSAntonio Nino Diaz mov_imm x0, (CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TTA_BIT | TFP_BIT)) 176f5478dedSAntonio Nino Diaz msr cptr_el3, x0 177f5478dedSAntonio Nino Diaz 178f5478dedSAntonio Nino Diaz /* 179f5478dedSAntonio Nino Diaz * If Data Independent Timing (DIT) functionality is implemented, 180f5478dedSAntonio Nino Diaz * always enable DIT in EL3 181f5478dedSAntonio Nino Diaz */ 182f5478dedSAntonio Nino Diaz mrs x0, id_aa64pfr0_el1 183f5478dedSAntonio Nino Diaz ubfx x0, x0, #ID_AA64PFR0_DIT_SHIFT, #ID_AA64PFR0_DIT_LENGTH 184f5478dedSAntonio Nino Diaz cmp x0, #ID_AA64PFR0_DIT_SUPPORTED 185f5478dedSAntonio Nino Diaz bne 1f 186f5478dedSAntonio Nino Diaz mov x0, #DIT_BIT 187f5478dedSAntonio Nino Diaz msr DIT, x0 188f5478dedSAntonio Nino Diaz1: 189f5478dedSAntonio Nino Diaz .endm 190f5478dedSAntonio Nino Diaz 191f5478dedSAntonio Nino Diaz/* ----------------------------------------------------------------------------- 192f5478dedSAntonio Nino Diaz * This is the super set of actions that need to be performed during a cold boot 193f5478dedSAntonio Nino Diaz * or a warm boot in EL3. This code is shared by BL1 and BL31. 194f5478dedSAntonio Nino Diaz * 195f5478dedSAntonio Nino Diaz * This macro will always perform reset handling, architectural initialisations 196f5478dedSAntonio Nino Diaz * and stack setup. The rest of the actions are optional because they might not 197f5478dedSAntonio Nino Diaz * be needed, depending on the context in which this macro is called. This is 198f5478dedSAntonio Nino Diaz * why this macro is parameterised ; each parameter allows to enable/disable 199f5478dedSAntonio Nino Diaz * some actions. 200f5478dedSAntonio Nino Diaz * 201f5478dedSAntonio Nino Diaz * _init_sctlr: 202f5478dedSAntonio Nino Diaz * Whether the macro needs to initialise SCTLR_EL3, including configuring 203f5478dedSAntonio Nino Diaz * the endianness of data accesses. 204f5478dedSAntonio Nino Diaz * 205f5478dedSAntonio Nino Diaz * _warm_boot_mailbox: 206f5478dedSAntonio Nino Diaz * Whether the macro needs to detect the type of boot (cold/warm). The 207f5478dedSAntonio Nino Diaz * detection is based on the platform entrypoint address : if it is zero 208f5478dedSAntonio Nino Diaz * then it is a cold boot, otherwise it is a warm boot. In the latter case, 209f5478dedSAntonio Nino Diaz * this macro jumps on the platform entrypoint address. 210f5478dedSAntonio Nino Diaz * 211f5478dedSAntonio Nino Diaz * _secondary_cold_boot: 212f5478dedSAntonio Nino Diaz * Whether the macro needs to identify the CPU that is calling it: primary 213f5478dedSAntonio Nino Diaz * CPU or secondary CPU. The primary CPU will be allowed to carry on with 214f5478dedSAntonio Nino Diaz * the platform initialisations, while the secondaries will be put in a 215f5478dedSAntonio Nino Diaz * platform-specific state in the meantime. 216f5478dedSAntonio Nino Diaz * 217f5478dedSAntonio Nino Diaz * If the caller knows this macro will only be called by the primary CPU 218f5478dedSAntonio Nino Diaz * then this parameter can be defined to 0 to skip this step. 219f5478dedSAntonio Nino Diaz * 220f5478dedSAntonio Nino Diaz * _init_memory: 221f5478dedSAntonio Nino Diaz * Whether the macro needs to initialise the memory. 222f5478dedSAntonio Nino Diaz * 223f5478dedSAntonio Nino Diaz * _init_c_runtime: 224f5478dedSAntonio Nino Diaz * Whether the macro needs to initialise the C runtime environment. 225f5478dedSAntonio Nino Diaz * 226f5478dedSAntonio Nino Diaz * _exception_vectors: 227f5478dedSAntonio Nino Diaz * Address of the exception vectors to program in the VBAR_EL3 register. 228f5478dedSAntonio Nino Diaz * ----------------------------------------------------------------------------- 229f5478dedSAntonio Nino Diaz */ 230f5478dedSAntonio Nino Diaz .macro el3_entrypoint_common \ 231f5478dedSAntonio Nino Diaz _init_sctlr, _warm_boot_mailbox, _secondary_cold_boot, \ 232f5478dedSAntonio Nino Diaz _init_memory, _init_c_runtime, _exception_vectors 233f5478dedSAntonio Nino Diaz 234f5478dedSAntonio Nino Diaz .if \_init_sctlr 235f5478dedSAntonio Nino Diaz /* ------------------------------------------------------------- 236f5478dedSAntonio Nino Diaz * This is the initialisation of SCTLR_EL3 and so must ensure 237f5478dedSAntonio Nino Diaz * that all fields are explicitly set rather than relying on hw. 238f5478dedSAntonio Nino Diaz * Some fields reset to an IMPLEMENTATION DEFINED value and 239f5478dedSAntonio Nino Diaz * others are architecturally UNKNOWN on reset. 240f5478dedSAntonio Nino Diaz * 241f5478dedSAntonio Nino Diaz * SCTLR.EE: Set the CPU endianness before doing anything that 242f5478dedSAntonio Nino Diaz * might involve memory reads or writes. Set to zero to select 243f5478dedSAntonio Nino Diaz * Little Endian. 244f5478dedSAntonio Nino Diaz * 245f5478dedSAntonio Nino Diaz * SCTLR_EL3.WXN: For the EL3 translation regime, this field can 246f5478dedSAntonio Nino Diaz * force all memory regions that are writeable to be treated as 247f5478dedSAntonio Nino Diaz * XN (Execute-never). Set to zero so that this control has no 248f5478dedSAntonio Nino Diaz * effect on memory access permissions. 249f5478dedSAntonio Nino Diaz * 250f5478dedSAntonio Nino Diaz * SCTLR_EL3.SA: Set to zero to disable Stack Alignment check. 251f5478dedSAntonio Nino Diaz * 252f5478dedSAntonio Nino Diaz * SCTLR_EL3.A: Set to zero to disable Alignment fault checking. 253f5478dedSAntonio Nino Diaz * 254f5478dedSAntonio Nino Diaz * SCTLR.DSSBS: Set to zero to disable speculation store bypass 255f5478dedSAntonio Nino Diaz * safe behaviour upon exception entry to EL3. 256f5478dedSAntonio Nino Diaz * ------------------------------------------------------------- 257f5478dedSAntonio Nino Diaz */ 258f5478dedSAntonio Nino Diaz mov_imm x0, (SCTLR_RESET_VAL & ~(SCTLR_EE_BIT | SCTLR_WXN_BIT \ 259f5478dedSAntonio Nino Diaz | SCTLR_SA_BIT | SCTLR_A_BIT | SCTLR_DSSBS_BIT)) 260f5478dedSAntonio Nino Diaz msr sctlr_el3, x0 261f5478dedSAntonio Nino Diaz isb 262f5478dedSAntonio Nino Diaz .endif /* _init_sctlr */ 263f5478dedSAntonio Nino Diaz 264f5478dedSAntonio Nino Diaz .if \_warm_boot_mailbox 265f5478dedSAntonio Nino Diaz /* ------------------------------------------------------------- 266f5478dedSAntonio Nino Diaz * This code will be executed for both warm and cold resets. 267f5478dedSAntonio Nino Diaz * Now is the time to distinguish between the two. 268f5478dedSAntonio Nino Diaz * Query the platform entrypoint address and if it is not zero 269f5478dedSAntonio Nino Diaz * then it means it is a warm boot so jump to this address. 270f5478dedSAntonio Nino Diaz * ------------------------------------------------------------- 271f5478dedSAntonio Nino Diaz */ 272f5478dedSAntonio Nino Diaz bl plat_get_my_entrypoint 273f5478dedSAntonio Nino Diaz cbz x0, do_cold_boot 274f5478dedSAntonio Nino Diaz br x0 275f5478dedSAntonio Nino Diaz 276f5478dedSAntonio Nino Diaz do_cold_boot: 277f5478dedSAntonio Nino Diaz .endif /* _warm_boot_mailbox */ 278f5478dedSAntonio Nino Diaz 279f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 280f5478dedSAntonio Nino Diaz * Set the exception vectors. 281f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 282f5478dedSAntonio Nino Diaz */ 283f5478dedSAntonio Nino Diaz adr x0, \_exception_vectors 284f5478dedSAntonio Nino Diaz msr vbar_el3, x0 285f5478dedSAntonio Nino Diaz isb 286f5478dedSAntonio Nino Diaz 287f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 288f5478dedSAntonio Nino Diaz * It is a cold boot. 289f5478dedSAntonio Nino Diaz * Perform any processor specific actions upon reset e.g. cache, TLB 290f5478dedSAntonio Nino Diaz * invalidations etc. 291f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 292f5478dedSAntonio Nino Diaz */ 293f5478dedSAntonio Nino Diaz bl reset_handler 294f5478dedSAntonio Nino Diaz 295f5478dedSAntonio Nino Diaz el3_arch_init_common 296f5478dedSAntonio Nino Diaz 297f5478dedSAntonio Nino Diaz .if \_secondary_cold_boot 298f5478dedSAntonio Nino Diaz /* ------------------------------------------------------------- 299f5478dedSAntonio Nino Diaz * Check if this is a primary or secondary CPU cold boot. 300f5478dedSAntonio Nino Diaz * The primary CPU will set up the platform while the 301f5478dedSAntonio Nino Diaz * secondaries are placed in a platform-specific state until the 302f5478dedSAntonio Nino Diaz * primary CPU performs the necessary actions to bring them out 303f5478dedSAntonio Nino Diaz * of that state and allows entry into the OS. 304f5478dedSAntonio Nino Diaz * ------------------------------------------------------------- 305f5478dedSAntonio Nino Diaz */ 306f5478dedSAntonio Nino Diaz bl plat_is_my_cpu_primary 307f5478dedSAntonio Nino Diaz cbnz w0, do_primary_cold_boot 308f5478dedSAntonio Nino Diaz 309f5478dedSAntonio Nino Diaz /* This is a cold boot on a secondary CPU */ 310f5478dedSAntonio Nino Diaz bl plat_secondary_cold_boot_setup 311f5478dedSAntonio Nino Diaz /* plat_secondary_cold_boot_setup() is not supposed to return */ 312f5478dedSAntonio Nino Diaz bl el3_panic 313f5478dedSAntonio Nino Diaz 314f5478dedSAntonio Nino Diaz do_primary_cold_boot: 315f5478dedSAntonio Nino Diaz .endif /* _secondary_cold_boot */ 316f5478dedSAntonio Nino Diaz 317f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 318f5478dedSAntonio Nino Diaz * Initialize memory now. Secondary CPU initialization won't get to this 319f5478dedSAntonio Nino Diaz * point. 320f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 321f5478dedSAntonio Nino Diaz */ 322f5478dedSAntonio Nino Diaz 323f5478dedSAntonio Nino Diaz .if \_init_memory 324f5478dedSAntonio Nino Diaz bl platform_mem_init 325f5478dedSAntonio Nino Diaz .endif /* _init_memory */ 326f5478dedSAntonio Nino Diaz 327f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 328f5478dedSAntonio Nino Diaz * Init C runtime environment: 329f5478dedSAntonio Nino Diaz * - Zero-initialise the NOBITS sections. There are 2 of them: 330f5478dedSAntonio Nino Diaz * - the .bss section; 331f5478dedSAntonio Nino Diaz * - the coherent memory section (if any). 332f5478dedSAntonio Nino Diaz * - Relocate the data section from ROM to RAM, if required. 333f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 334f5478dedSAntonio Nino Diaz */ 335f5478dedSAntonio Nino Diaz .if \_init_c_runtime 336f5478dedSAntonio Nino Diaz#if defined(IMAGE_BL31) || (defined(IMAGE_BL2) && BL2_AT_EL3) 337f5478dedSAntonio Nino Diaz /* ------------------------------------------------------------- 338f5478dedSAntonio Nino Diaz * Invalidate the RW memory used by the BL31 image. This 339f5478dedSAntonio Nino Diaz * includes the data and NOBITS sections. This is done to 340f5478dedSAntonio Nino Diaz * safeguard against possible corruption of this memory by 341f5478dedSAntonio Nino Diaz * dirty cache lines in a system cache as a result of use by 342f5478dedSAntonio Nino Diaz * an earlier boot loader stage. 343f5478dedSAntonio Nino Diaz * ------------------------------------------------------------- 344f5478dedSAntonio Nino Diaz */ 345f5478dedSAntonio Nino Diaz adrp x0, __RW_START__ 346f5478dedSAntonio Nino Diaz add x0, x0, :lo12:__RW_START__ 347f5478dedSAntonio Nino Diaz adrp x1, __RW_END__ 348f5478dedSAntonio Nino Diaz add x1, x1, :lo12:__RW_END__ 349f5478dedSAntonio Nino Diaz sub x1, x1, x0 350f5478dedSAntonio Nino Diaz bl inv_dcache_range 351f5478dedSAntonio Nino Diaz#endif 352f5478dedSAntonio Nino Diaz adrp x0, __BSS_START__ 353f5478dedSAntonio Nino Diaz add x0, x0, :lo12:__BSS_START__ 354f5478dedSAntonio Nino Diaz 355f5478dedSAntonio Nino Diaz adrp x1, __BSS_END__ 356f5478dedSAntonio Nino Diaz add x1, x1, :lo12:__BSS_END__ 357f5478dedSAntonio Nino Diaz sub x1, x1, x0 358f5478dedSAntonio Nino Diaz bl zeromem 359f5478dedSAntonio Nino Diaz 360f5478dedSAntonio Nino Diaz#if USE_COHERENT_MEM 361f5478dedSAntonio Nino Diaz adrp x0, __COHERENT_RAM_START__ 362f5478dedSAntonio Nino Diaz add x0, x0, :lo12:__COHERENT_RAM_START__ 363f5478dedSAntonio Nino Diaz adrp x1, __COHERENT_RAM_END_UNALIGNED__ 364f5478dedSAntonio Nino Diaz add x1, x1, :lo12: __COHERENT_RAM_END_UNALIGNED__ 365f5478dedSAntonio Nino Diaz sub x1, x1, x0 366f5478dedSAntonio Nino Diaz bl zeromem 367f5478dedSAntonio Nino Diaz#endif 368f5478dedSAntonio Nino Diaz 369f5478dedSAntonio Nino Diaz#if defined(IMAGE_BL1) || (defined(IMAGE_BL2) && BL2_IN_XIP_MEM) 370f5478dedSAntonio Nino Diaz adrp x0, __DATA_RAM_START__ 371f5478dedSAntonio Nino Diaz add x0, x0, :lo12:__DATA_RAM_START__ 372f5478dedSAntonio Nino Diaz adrp x1, __DATA_ROM_START__ 373f5478dedSAntonio Nino Diaz add x1, x1, :lo12:__DATA_ROM_START__ 374f5478dedSAntonio Nino Diaz adrp x2, __DATA_RAM_END__ 375f5478dedSAntonio Nino Diaz add x2, x2, :lo12:__DATA_RAM_END__ 376f5478dedSAntonio Nino Diaz sub x2, x2, x0 377f5478dedSAntonio Nino Diaz bl memcpy16 378f5478dedSAntonio Nino Diaz#endif 379f5478dedSAntonio Nino Diaz .endif /* _init_c_runtime */ 380f5478dedSAntonio Nino Diaz 381f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 382f5478dedSAntonio Nino Diaz * Use SP_EL0 for the C runtime stack. 383f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 384f5478dedSAntonio Nino Diaz */ 385f5478dedSAntonio Nino Diaz msr spsel, #0 386f5478dedSAntonio Nino Diaz 387f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 388f5478dedSAntonio Nino Diaz * Allocate a stack whose memory will be marked as Normal-IS-WBWA when 389f5478dedSAntonio Nino Diaz * the MMU is enabled. There is no risk of reading stale stack memory 390f5478dedSAntonio Nino Diaz * after enabling the MMU as only the primary CPU is running at the 391f5478dedSAntonio Nino Diaz * moment. 392f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 393f5478dedSAntonio Nino Diaz */ 394f5478dedSAntonio Nino Diaz bl plat_set_my_stack 395f5478dedSAntonio Nino Diaz 396f5478dedSAntonio Nino Diaz#if STACK_PROTECTOR_ENABLED 397f5478dedSAntonio Nino Diaz .if \_init_c_runtime 398f5478dedSAntonio Nino Diaz bl update_stack_protector_canary 399f5478dedSAntonio Nino Diaz .endif /* _init_c_runtime */ 400f5478dedSAntonio Nino Diaz#endif 401f5478dedSAntonio Nino Diaz .endm 402f5478dedSAntonio Nino Diaz 403f5478dedSAntonio Nino Diaz#endif /* EL3_COMMON_MACROS_S */ 404