1f5478dedSAntonio Nino Diaz/* 26c09af9fSZelalem Aweke * Copyright (c) 2015-2021, Arm Limited and Contributors. All rights reserved. 3f5478dedSAntonio Nino Diaz * 4f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 5f5478dedSAntonio Nino Diaz */ 6f5478dedSAntonio Nino Diaz 7f5478dedSAntonio Nino Diaz#ifndef EL3_COMMON_MACROS_S 8f5478dedSAntonio Nino Diaz#define EL3_COMMON_MACROS_S 9f5478dedSAntonio Nino Diaz 10f5478dedSAntonio Nino Diaz#include <arch.h> 11f5478dedSAntonio Nino Diaz#include <asm_macros.S> 123b8456bdSManish V Badarkhe#include <context.h> 131a04b2e5SVarun Wadekar#include <lib/xlat_tables/xlat_tables_defs.h> 14f5478dedSAntonio Nino Diaz 15f5478dedSAntonio Nino Diaz /* 16f5478dedSAntonio Nino Diaz * Helper macro to initialise EL3 registers we care about. 17f5478dedSAntonio Nino Diaz */ 18f5478dedSAntonio Nino Diaz .macro el3_arch_init_common 19f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 20f5478dedSAntonio Nino Diaz * SCTLR_EL3 has already been initialised - read current value before 21f5478dedSAntonio Nino Diaz * modifying. 22f5478dedSAntonio Nino Diaz * 23f5478dedSAntonio Nino Diaz * SCTLR_EL3.I: Enable the instruction cache. 24f5478dedSAntonio Nino Diaz * 25f5478dedSAntonio Nino Diaz * SCTLR_EL3.SA: Enable Stack Alignment check. A SP alignment fault 26f5478dedSAntonio Nino Diaz * exception is generated if a load or store instruction executed at 27f5478dedSAntonio Nino Diaz * EL3 uses the SP as the base address and the SP is not aligned to a 28f5478dedSAntonio Nino Diaz * 16-byte boundary. 29f5478dedSAntonio Nino Diaz * 30f5478dedSAntonio Nino Diaz * SCTLR_EL3.A: Enable Alignment fault checking. All instructions that 31f5478dedSAntonio Nino Diaz * load or store one or more registers have an alignment check that the 32f5478dedSAntonio Nino Diaz * address being accessed is aligned to the size of the data element(s) 33f5478dedSAntonio Nino Diaz * being accessed. 34f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 35f5478dedSAntonio Nino Diaz */ 36f5478dedSAntonio Nino Diaz mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT) 37f5478dedSAntonio Nino Diaz mrs x0, sctlr_el3 38f5478dedSAntonio Nino Diaz orr x0, x0, x1 39f5478dedSAntonio Nino Diaz msr sctlr_el3, x0 40f5478dedSAntonio Nino Diaz isb 41f5478dedSAntonio Nino Diaz 42f5478dedSAntonio Nino Diaz#ifdef IMAGE_BL31 43f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 44f5478dedSAntonio Nino Diaz * Initialise the per-cpu cache pointer to the CPU. 45f5478dedSAntonio Nino Diaz * This is done early to enable crash reporting to have access to crash 46f5478dedSAntonio Nino Diaz * stack. Since crash reporting depends on cpu_data to report the 47f5478dedSAntonio Nino Diaz * unhandled exception, not doing so can lead to recursive exceptions 48f5478dedSAntonio Nino Diaz * due to a NULL TPIDR_EL3. 49f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 50f5478dedSAntonio Nino Diaz */ 51f5478dedSAntonio Nino Diaz bl init_cpu_data_ptr 52f5478dedSAntonio Nino Diaz#endif /* IMAGE_BL31 */ 53f5478dedSAntonio Nino Diaz 54f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 55f5478dedSAntonio Nino Diaz * Initialise SCR_EL3, setting all fields rather than relying on hw. 56f5478dedSAntonio Nino Diaz * All fields are architecturally UNKNOWN on reset. The following fields 57f5478dedSAntonio Nino Diaz * do not change during the TF lifetime. The remaining fields are set to 58f5478dedSAntonio Nino Diaz * zero here but are updated ahead of transitioning to a lower EL in the 59f5478dedSAntonio Nino Diaz * function cm_init_context_common(). 60f5478dedSAntonio Nino Diaz * 61f5478dedSAntonio Nino Diaz * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at 62f5478dedSAntonio Nino Diaz * EL2, EL1 and EL0 are not trapped to EL3. 63f5478dedSAntonio Nino Diaz * 64f5478dedSAntonio Nino Diaz * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at 65f5478dedSAntonio Nino Diaz * EL2, EL1 and EL0 are not trapped to EL3. 66f5478dedSAntonio Nino Diaz * 67f5478dedSAntonio Nino Diaz * SCR_EL3.SIF: Set to one to disable instruction fetches from 68f5478dedSAntonio Nino Diaz * Non-secure memory. 69f5478dedSAntonio Nino Diaz * 70f5478dedSAntonio Nino Diaz * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from 71f5478dedSAntonio Nino Diaz * both Security states and both Execution states. 72f5478dedSAntonio Nino Diaz * 73f5478dedSAntonio Nino Diaz * SCR_EL3.EA: Set to one to route External Aborts and SError Interrupts 74f5478dedSAntonio Nino Diaz * to EL3 when executing at any EL. 75f5478dedSAntonio Nino Diaz * 76f5478dedSAntonio Nino Diaz * SCR_EL3.{API,APK}: For Armv8.3 pointer authentication feature, 77f5478dedSAntonio Nino Diaz * disable traps to EL3 when accessing key registers or using pointer 78f5478dedSAntonio Nino Diaz * authentication instructions from lower ELs. 79f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 80f5478dedSAntonio Nino Diaz */ 815283962eSAntonio Nino Diaz mov_imm x0, ((SCR_RESET_VAL | SCR_EA_BIT | SCR_SIF_BIT) \ 82f5478dedSAntonio Nino Diaz & ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT)) 835283962eSAntonio Nino Diaz#if CTX_INCLUDE_PAUTH_REGS 845283962eSAntonio Nino Diaz /* 855283962eSAntonio Nino Diaz * If the pointer authentication registers are saved during world 865283962eSAntonio Nino Diaz * switches, enable pointer authentication everywhere, as it is safe to 875283962eSAntonio Nino Diaz * do so. 885283962eSAntonio Nino Diaz */ 895283962eSAntonio Nino Diaz orr x0, x0, #(SCR_API_BIT | SCR_APK_BIT) 905283962eSAntonio Nino Diaz#endif 916c09af9fSZelalem Aweke#if ENABLE_RME 926c09af9fSZelalem Aweke /* 936c09af9fSZelalem Aweke * TODO: Settting the EEL2 bit to allow EL3 access to secure only registers 946c09af9fSZelalem Aweke * in context management. This will need to be refactored. 956c09af9fSZelalem Aweke */ 966c09af9fSZelalem Aweke orr x0, x0, #SCR_EEL2_BIT 976c09af9fSZelalem Aweke#endif 98f5478dedSAntonio Nino Diaz msr scr_el3, x0 99f5478dedSAntonio Nino Diaz 100f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 101f5478dedSAntonio Nino Diaz * Initialise MDCR_EL3, setting all fields rather than relying on hw. 102f5478dedSAntonio Nino Diaz * Some fields are architecturally UNKNOWN on reset. 103f5478dedSAntonio Nino Diaz * 104f5478dedSAntonio Nino Diaz * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug. 105f5478dedSAntonio Nino Diaz * Debug exceptions, other than Breakpoint Instruction exceptions, are 106f5478dedSAntonio Nino Diaz * disabled from all ELs in Secure state. 107f5478dedSAntonio Nino Diaz * 108f5478dedSAntonio Nino Diaz * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted 109f5478dedSAntonio Nino Diaz * privileged debug from S-EL1. 110f5478dedSAntonio Nino Diaz * 111f5478dedSAntonio Nino Diaz * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register 112f5478dedSAntonio Nino Diaz * access to the powerdown debug registers do not trap to EL3. 113f5478dedSAntonio Nino Diaz * 114f5478dedSAntonio Nino Diaz * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the 115f5478dedSAntonio Nino Diaz * debug registers, other than those registers that are controlled by 116f5478dedSAntonio Nino Diaz * MDCR_EL3.TDOSA. 117f5478dedSAntonio Nino Diaz * 118f5478dedSAntonio Nino Diaz * MDCR_EL3.TPM: Set to zero so that EL0, EL1, and EL2 System register 119f5478dedSAntonio Nino Diaz * accesses to all Performance Monitors registers do not trap to EL3. 120ed4fc6f0SAntonio Nino Diaz * 121ed4fc6f0SAntonio Nino Diaz * MDCR_EL3.SCCD: Set to one so that cycle counting by PMCCNTR_EL0 is 122ed4fc6f0SAntonio Nino Diaz * prohibited in Secure state. This bit is RES0 in versions of the 12312f6c064SAlexei Fedorov * architecture with FEAT_PMUv3p5 not implemented, setting it to 1 12412f6c064SAlexei Fedorov * doesn't have any effect on them. 12512f6c064SAlexei Fedorov * 12612f6c064SAlexei Fedorov * MDCR_EL3.MCCD: Set to one so that cycle counting by PMCCNTR_EL0 is 12712f6c064SAlexei Fedorov * prohibited in EL3. This bit is RES0 in versions of the 12812f6c064SAlexei Fedorov * architecture with FEAT_PMUv3p7 not implemented, setting it to 1 12912f6c064SAlexei Fedorov * doesn't have any effect on them. 1302a7adf25SPetre-Ionut Tudor * 1312a7adf25SPetre-Ionut Tudor * MDCR_EL3.SPME: Set to zero so that event counting by the programmable 1322a7adf25SPetre-Ionut Tudor * counters PMEVCNTR<n>_EL0 is prohibited in Secure state. If ARMv8.2 1332a7adf25SPetre-Ionut Tudor * Debug is not implemented this bit does not have any effect on the 1342a7adf25SPetre-Ionut Tudor * counters unless there is support for the implementation defined 1352a7adf25SPetre-Ionut Tudor * authentication interface ExternalSecureNoninvasiveDebugEnabled(). 13640ff9074SManish V Badarkhe * 13740ff9074SManish V Badarkhe * MDCR_EL3.NSTB, MDCR_EL3.NSTBE: Set to zero so that Trace Buffer 13840ff9074SManish V Badarkhe * owning security state is Secure state. If FEAT_TRBE is implemented, 13940ff9074SManish V Badarkhe * accesses to Trace Buffer control registers at EL2 and EL1 in any 14040ff9074SManish V Badarkhe * security state generates trap exceptions to EL3. 14140ff9074SManish V Badarkhe * If FEAT_TRBE is not implemented, these bits are RES0. 1425de20eceSManish V Badarkhe * 1435de20eceSManish V Badarkhe * MDCR_EL3.TTRF: Set to one so that access to trace filter control 1445de20eceSManish V Badarkhe * registers in non-monitor mode generate EL3 trap exception, 1455de20eceSManish V Badarkhe * unless the access generates a higher priority exception when trace 1465de20eceSManish V Badarkhe * filter control(FEAT_TRF) is implemented. 1475de20eceSManish V Badarkhe * When FEAT_TRF is not implemented, this bit is RES0. 148f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 149f5478dedSAntonio Nino Diaz */ 150ed4fc6f0SAntonio Nino Diaz mov_imm x0, ((MDCR_EL3_RESET_VAL | MDCR_SDD_BIT | \ 15112f6c064SAlexei Fedorov MDCR_SPD32(MDCR_SPD32_DISABLE) | MDCR_SCCD_BIT | \ 15212f6c064SAlexei Fedorov MDCR_MCCD_BIT) & ~(MDCR_SPME_BIT | MDCR_TDOSA_BIT | \ 15340ff9074SManish V Badarkhe MDCR_TDA_BIT | MDCR_TPM_BIT | MDCR_NSTB(MDCR_NSTB_EL1) | \ 1545de20eceSManish V Badarkhe MDCR_NSTBE | MDCR_TTRF_BIT)) 155ed4fc6f0SAntonio Nino Diaz 1565de20eceSManish V Badarkhe mrs x1, id_aa64dfr0_el1 1575de20eceSManish V Badarkhe ubfx x1, x1, #ID_AA64DFR0_TRACEFILT_SHIFT, #ID_AA64DFR0_TRACEFILT_LENGTH 1585de20eceSManish V Badarkhe cbz x1, 1f 1595de20eceSManish V Badarkhe orr x0, x0, #MDCR_TTRF_BIT 1605de20eceSManish V Badarkhe1: 161f5478dedSAntonio Nino Diaz msr mdcr_el3, x0 162f5478dedSAntonio Nino Diaz 163f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 164e290a8fcSAlexei Fedorov * Initialise PMCR_EL0 setting all fields rather than relying 165e290a8fcSAlexei Fedorov * on hw. Some fields are architecturally UNKNOWN on reset. 166e290a8fcSAlexei Fedorov * 167e290a8fcSAlexei Fedorov * PMCR_EL0.LP: Set to one so that event counter overflow, that 168e290a8fcSAlexei Fedorov * is recorded in PMOVSCLR_EL0[0-30], occurs on the increment 169e290a8fcSAlexei Fedorov * that changes PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU 170e290a8fcSAlexei Fedorov * is implemented. This bit is RES0 in versions of the architecture 171e290a8fcSAlexei Fedorov * earlier than ARMv8.5, setting it to 1 doesn't have any effect 172e290a8fcSAlexei Fedorov * on them. 173e290a8fcSAlexei Fedorov * 174e290a8fcSAlexei Fedorov * PMCR_EL0.LC: Set to one so that cycle counter overflow, that 175e290a8fcSAlexei Fedorov * is recorded in PMOVSCLR_EL0[31], occurs on the increment 176e290a8fcSAlexei Fedorov * that changes PMCCNTR_EL0[63] from 1 to 0. 177e290a8fcSAlexei Fedorov * 178e290a8fcSAlexei Fedorov * PMCR_EL0.DP: Set to one so that the cycle counter, 179e290a8fcSAlexei Fedorov * PMCCNTR_EL0 does not count when event counting is prohibited. 180e290a8fcSAlexei Fedorov * 181e290a8fcSAlexei Fedorov * PMCR_EL0.X: Set to zero to disable export of events. 182e290a8fcSAlexei Fedorov * 183e290a8fcSAlexei Fedorov * PMCR_EL0.D: Set to zero so that, when enabled, PMCCNTR_EL0 184e290a8fcSAlexei Fedorov * counts on every clock cycle. 185e290a8fcSAlexei Fedorov * --------------------------------------------------------------------- 186e290a8fcSAlexei Fedorov */ 187e290a8fcSAlexei Fedorov mov_imm x0, ((PMCR_EL0_RESET_VAL | PMCR_EL0_LP_BIT | \ 188e290a8fcSAlexei Fedorov PMCR_EL0_LC_BIT | PMCR_EL0_DP_BIT) & \ 189e290a8fcSAlexei Fedorov ~(PMCR_EL0_X_BIT | PMCR_EL0_D_BIT)) 190e290a8fcSAlexei Fedorov 191e290a8fcSAlexei Fedorov msr pmcr_el0, x0 192e290a8fcSAlexei Fedorov 193e290a8fcSAlexei Fedorov /* --------------------------------------------------------------------- 194f5478dedSAntonio Nino Diaz * Enable External Aborts and SError Interrupts now that the exception 195f5478dedSAntonio Nino Diaz * vectors have been setup. 196f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 197f5478dedSAntonio Nino Diaz */ 198f5478dedSAntonio Nino Diaz msr daifclr, #DAIF_ABT_BIT 199f5478dedSAntonio Nino Diaz 200f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 201f5478dedSAntonio Nino Diaz * Initialise CPTR_EL3, setting all fields rather than relying on hw. 202f5478dedSAntonio Nino Diaz * All fields are architecturally UNKNOWN on reset. 203f5478dedSAntonio Nino Diaz * 204f5478dedSAntonio Nino Diaz * CPTR_EL3.TCPAC: Set to zero so that any accesses to CPACR_EL1, 205f5478dedSAntonio Nino Diaz * CPTR_EL2, CPACR, or HCPTR do not trap to EL3. 206f5478dedSAntonio Nino Diaz * 2072031d616SManish V Badarkhe * CPTR_EL3.TTA: Set to one so that accesses to the trace system 2082031d616SManish V Badarkhe * registers trap to EL3 from all exception levels and security 2092031d616SManish V Badarkhe * states when system register trace is implemented. 2102031d616SManish V Badarkhe * When system register trace is not implemented, this bit is RES0 and 2112031d616SManish V Badarkhe * hence set to zero. 2122031d616SManish V Badarkhe * 213f5478dedSAntonio Nino Diaz * CPTR_EL3.TTA: Set to zero so that System register accesses to the 214f5478dedSAntonio Nino Diaz * trace registers do not trap to EL3. 215f5478dedSAntonio Nino Diaz * 216f5478dedSAntonio Nino Diaz * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers 217f5478dedSAntonio Nino Diaz * by Advanced SIMD, floating-point or SVE instructions (if implemented) 218f5478dedSAntonio Nino Diaz * do not trap to EL3. 2190c5e7d1cSMax Shvetsov * 2200c5e7d1cSMax Shvetsov * CPTR_EL3.TAM: Set to one so that Activity Monitor access is 2210c5e7d1cSMax Shvetsov * trapped to EL3 by default. 2220c5e7d1cSMax Shvetsov * 2230c5e7d1cSMax Shvetsov * CPTR_EL3.EZ: Set to zero so that all SVE functionality is trapped 2240c5e7d1cSMax Shvetsov * to EL3 by default. 225f5478dedSAntonio Nino Diaz */ 2260c5e7d1cSMax Shvetsov 227f5478dedSAntonio Nino Diaz mov_imm x0, (CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TTA_BIT | TFP_BIT)) 2282031d616SManish V Badarkhe mrs x1, id_aa64dfr0_el1 2292031d616SManish V Badarkhe ubfx x1, x1, #ID_AA64DFR0_TRACEVER_SHIFT, #ID_AA64DFR0_TRACEVER_LENGTH 2302031d616SManish V Badarkhe cbz x1, 1f 2312031d616SManish V Badarkhe orr x0, x0, #TTA_BIT 2322031d616SManish V Badarkhe1: 233f5478dedSAntonio Nino Diaz msr cptr_el3, x0 234f5478dedSAntonio Nino Diaz 235f5478dedSAntonio Nino Diaz /* 236f5478dedSAntonio Nino Diaz * If Data Independent Timing (DIT) functionality is implemented, 237f5478dedSAntonio Nino Diaz * always enable DIT in EL3 238f5478dedSAntonio Nino Diaz */ 239f5478dedSAntonio Nino Diaz mrs x0, id_aa64pfr0_el1 240f5478dedSAntonio Nino Diaz ubfx x0, x0, #ID_AA64PFR0_DIT_SHIFT, #ID_AA64PFR0_DIT_LENGTH 241f5478dedSAntonio Nino Diaz cmp x0, #ID_AA64PFR0_DIT_SUPPORTED 242f5478dedSAntonio Nino Diaz bne 1f 243f5478dedSAntonio Nino Diaz mov x0, #DIT_BIT 244f5478dedSAntonio Nino Diaz msr DIT, x0 245f5478dedSAntonio Nino Diaz1: 246f5478dedSAntonio Nino Diaz .endm 247f5478dedSAntonio Nino Diaz 248f5478dedSAntonio Nino Diaz/* ----------------------------------------------------------------------------- 249f5478dedSAntonio Nino Diaz * This is the super set of actions that need to be performed during a cold boot 250f5478dedSAntonio Nino Diaz * or a warm boot in EL3. This code is shared by BL1 and BL31. 251f5478dedSAntonio Nino Diaz * 252f5478dedSAntonio Nino Diaz * This macro will always perform reset handling, architectural initialisations 253f5478dedSAntonio Nino Diaz * and stack setup. The rest of the actions are optional because they might not 254f5478dedSAntonio Nino Diaz * be needed, depending on the context in which this macro is called. This is 255f5478dedSAntonio Nino Diaz * why this macro is parameterised ; each parameter allows to enable/disable 256f5478dedSAntonio Nino Diaz * some actions. 257f5478dedSAntonio Nino Diaz * 258f5478dedSAntonio Nino Diaz * _init_sctlr: 259f5478dedSAntonio Nino Diaz * Whether the macro needs to initialise SCTLR_EL3, including configuring 260f5478dedSAntonio Nino Diaz * the endianness of data accesses. 261f5478dedSAntonio Nino Diaz * 262f5478dedSAntonio Nino Diaz * _warm_boot_mailbox: 263f5478dedSAntonio Nino Diaz * Whether the macro needs to detect the type of boot (cold/warm). The 264f5478dedSAntonio Nino Diaz * detection is based on the platform entrypoint address : if it is zero 265f5478dedSAntonio Nino Diaz * then it is a cold boot, otherwise it is a warm boot. In the latter case, 266f5478dedSAntonio Nino Diaz * this macro jumps on the platform entrypoint address. 267f5478dedSAntonio Nino Diaz * 268f5478dedSAntonio Nino Diaz * _secondary_cold_boot: 269f5478dedSAntonio Nino Diaz * Whether the macro needs to identify the CPU that is calling it: primary 270f5478dedSAntonio Nino Diaz * CPU or secondary CPU. The primary CPU will be allowed to carry on with 271f5478dedSAntonio Nino Diaz * the platform initialisations, while the secondaries will be put in a 272f5478dedSAntonio Nino Diaz * platform-specific state in the meantime. 273f5478dedSAntonio Nino Diaz * 274f5478dedSAntonio Nino Diaz * If the caller knows this macro will only be called by the primary CPU 275f5478dedSAntonio Nino Diaz * then this parameter can be defined to 0 to skip this step. 276f5478dedSAntonio Nino Diaz * 277f5478dedSAntonio Nino Diaz * _init_memory: 278f5478dedSAntonio Nino Diaz * Whether the macro needs to initialise the memory. 279f5478dedSAntonio Nino Diaz * 280f5478dedSAntonio Nino Diaz * _init_c_runtime: 281f5478dedSAntonio Nino Diaz * Whether the macro needs to initialise the C runtime environment. 282f5478dedSAntonio Nino Diaz * 283f5478dedSAntonio Nino Diaz * _exception_vectors: 284f5478dedSAntonio Nino Diaz * Address of the exception vectors to program in the VBAR_EL3 register. 285da90359bSManish Pandey * 286da90359bSManish Pandey * _pie_fixup_size: 287da90359bSManish Pandey * Size of memory region to fixup Global Descriptor Table (GDT). 288da90359bSManish Pandey * 289da90359bSManish Pandey * A non-zero value is expected when firmware needs GDT to be fixed-up. 290da90359bSManish Pandey * 291f5478dedSAntonio Nino Diaz * ----------------------------------------------------------------------------- 292f5478dedSAntonio Nino Diaz */ 293f5478dedSAntonio Nino Diaz .macro el3_entrypoint_common \ 294f5478dedSAntonio Nino Diaz _init_sctlr, _warm_boot_mailbox, _secondary_cold_boot, \ 295da90359bSManish Pandey _init_memory, _init_c_runtime, _exception_vectors, \ 296da90359bSManish Pandey _pie_fixup_size 297f5478dedSAntonio Nino Diaz 298f5478dedSAntonio Nino Diaz .if \_init_sctlr 299f5478dedSAntonio Nino Diaz /* ------------------------------------------------------------- 300f5478dedSAntonio Nino Diaz * This is the initialisation of SCTLR_EL3 and so must ensure 301f5478dedSAntonio Nino Diaz * that all fields are explicitly set rather than relying on hw. 302f5478dedSAntonio Nino Diaz * Some fields reset to an IMPLEMENTATION DEFINED value and 303f5478dedSAntonio Nino Diaz * others are architecturally UNKNOWN on reset. 304f5478dedSAntonio Nino Diaz * 305f5478dedSAntonio Nino Diaz * SCTLR.EE: Set the CPU endianness before doing anything that 306f5478dedSAntonio Nino Diaz * might involve memory reads or writes. Set to zero to select 307f5478dedSAntonio Nino Diaz * Little Endian. 308f5478dedSAntonio Nino Diaz * 309f5478dedSAntonio Nino Diaz * SCTLR_EL3.WXN: For the EL3 translation regime, this field can 310f5478dedSAntonio Nino Diaz * force all memory regions that are writeable to be treated as 311f5478dedSAntonio Nino Diaz * XN (Execute-never). Set to zero so that this control has no 312f5478dedSAntonio Nino Diaz * effect on memory access permissions. 313f5478dedSAntonio Nino Diaz * 314f5478dedSAntonio Nino Diaz * SCTLR_EL3.SA: Set to zero to disable Stack Alignment check. 315f5478dedSAntonio Nino Diaz * 316f5478dedSAntonio Nino Diaz * SCTLR_EL3.A: Set to zero to disable Alignment fault checking. 317f5478dedSAntonio Nino Diaz * 318f5478dedSAntonio Nino Diaz * SCTLR.DSSBS: Set to zero to disable speculation store bypass 319f5478dedSAntonio Nino Diaz * safe behaviour upon exception entry to EL3. 320f5478dedSAntonio Nino Diaz * ------------------------------------------------------------- 321f5478dedSAntonio Nino Diaz */ 322f5478dedSAntonio Nino Diaz mov_imm x0, (SCTLR_RESET_VAL & ~(SCTLR_EE_BIT | SCTLR_WXN_BIT \ 323f5478dedSAntonio Nino Diaz | SCTLR_SA_BIT | SCTLR_A_BIT | SCTLR_DSSBS_BIT)) 324f5478dedSAntonio Nino Diaz msr sctlr_el3, x0 325f5478dedSAntonio Nino Diaz isb 326f5478dedSAntonio Nino Diaz .endif /* _init_sctlr */ 327f5478dedSAntonio Nino Diaz 3280063dd17SJavier Almansa Sobrino#if DISABLE_MTPMU 3290063dd17SJavier Almansa Sobrino bl mtpmu_disable 3300063dd17SJavier Almansa Sobrino#endif 3310063dd17SJavier Almansa Sobrino 332f5478dedSAntonio Nino Diaz .if \_warm_boot_mailbox 333f5478dedSAntonio Nino Diaz /* ------------------------------------------------------------- 334f5478dedSAntonio Nino Diaz * This code will be executed for both warm and cold resets. 335f5478dedSAntonio Nino Diaz * Now is the time to distinguish between the two. 336f5478dedSAntonio Nino Diaz * Query the platform entrypoint address and if it is not zero 337f5478dedSAntonio Nino Diaz * then it means it is a warm boot so jump to this address. 338f5478dedSAntonio Nino Diaz * ------------------------------------------------------------- 339f5478dedSAntonio Nino Diaz */ 340f5478dedSAntonio Nino Diaz bl plat_get_my_entrypoint 341f5478dedSAntonio Nino Diaz cbz x0, do_cold_boot 342f5478dedSAntonio Nino Diaz br x0 343f5478dedSAntonio Nino Diaz 344f5478dedSAntonio Nino Diaz do_cold_boot: 345f5478dedSAntonio Nino Diaz .endif /* _warm_boot_mailbox */ 346f5478dedSAntonio Nino Diaz 347da90359bSManish Pandey .if \_pie_fixup_size 348da90359bSManish Pandey#if ENABLE_PIE 349da90359bSManish Pandey /* 350da90359bSManish Pandey * ------------------------------------------------------------ 351da90359bSManish Pandey * If PIE is enabled fixup the Global descriptor Table only 352da90359bSManish Pandey * once during primary core cold boot path. 353da90359bSManish Pandey * 354da90359bSManish Pandey * Compile time base address, required for fixup, is calculated 355da90359bSManish Pandey * using "pie_fixup" label present within first page. 356da90359bSManish Pandey * ------------------------------------------------------------ 357da90359bSManish Pandey */ 358da90359bSManish Pandey pie_fixup: 359da90359bSManish Pandey ldr x0, =pie_fixup 360d7b5f408SJimmy Brisson and x0, x0, #~(PAGE_SIZE_MASK) 361da90359bSManish Pandey mov_imm x1, \_pie_fixup_size 362da90359bSManish Pandey add x1, x1, x0 363da90359bSManish Pandey bl fixup_gdt_reloc 364da90359bSManish Pandey#endif /* ENABLE_PIE */ 365da90359bSManish Pandey .endif /* _pie_fixup_size */ 366da90359bSManish Pandey 367f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 368f5478dedSAntonio Nino Diaz * Set the exception vectors. 369f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 370f5478dedSAntonio Nino Diaz */ 371f5478dedSAntonio Nino Diaz adr x0, \_exception_vectors 372f5478dedSAntonio Nino Diaz msr vbar_el3, x0 373f5478dedSAntonio Nino Diaz isb 374f5478dedSAntonio Nino Diaz 3756c09af9fSZelalem Aweke#if !(defined(IMAGE_BL2) && ENABLE_RME) 376f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 377f5478dedSAntonio Nino Diaz * It is a cold boot. 378f5478dedSAntonio Nino Diaz * Perform any processor specific actions upon reset e.g. cache, TLB 379f5478dedSAntonio Nino Diaz * invalidations etc. 380f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 381f5478dedSAntonio Nino Diaz */ 382f5478dedSAntonio Nino Diaz bl reset_handler 3836c09af9fSZelalem Aweke#endif 384f5478dedSAntonio Nino Diaz 385f5478dedSAntonio Nino Diaz el3_arch_init_common 386f5478dedSAntonio Nino Diaz 387f5478dedSAntonio Nino Diaz .if \_secondary_cold_boot 388f5478dedSAntonio Nino Diaz /* ------------------------------------------------------------- 389f5478dedSAntonio Nino Diaz * Check if this is a primary or secondary CPU cold boot. 390f5478dedSAntonio Nino Diaz * The primary CPU will set up the platform while the 391f5478dedSAntonio Nino Diaz * secondaries are placed in a platform-specific state until the 392f5478dedSAntonio Nino Diaz * primary CPU performs the necessary actions to bring them out 393f5478dedSAntonio Nino Diaz * of that state and allows entry into the OS. 394f5478dedSAntonio Nino Diaz * ------------------------------------------------------------- 395f5478dedSAntonio Nino Diaz */ 396f5478dedSAntonio Nino Diaz bl plat_is_my_cpu_primary 397f5478dedSAntonio Nino Diaz cbnz w0, do_primary_cold_boot 398f5478dedSAntonio Nino Diaz 399f5478dedSAntonio Nino Diaz /* This is a cold boot on a secondary CPU */ 400f5478dedSAntonio Nino Diaz bl plat_secondary_cold_boot_setup 401f5478dedSAntonio Nino Diaz /* plat_secondary_cold_boot_setup() is not supposed to return */ 402f5478dedSAntonio Nino Diaz bl el3_panic 403f5478dedSAntonio Nino Diaz 404f5478dedSAntonio Nino Diaz do_primary_cold_boot: 405f5478dedSAntonio Nino Diaz .endif /* _secondary_cold_boot */ 406f5478dedSAntonio Nino Diaz 407f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 408f5478dedSAntonio Nino Diaz * Initialize memory now. Secondary CPU initialization won't get to this 409f5478dedSAntonio Nino Diaz * point. 410f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 411f5478dedSAntonio Nino Diaz */ 412f5478dedSAntonio Nino Diaz 413f5478dedSAntonio Nino Diaz .if \_init_memory 414f5478dedSAntonio Nino Diaz bl platform_mem_init 415f5478dedSAntonio Nino Diaz .endif /* _init_memory */ 416f5478dedSAntonio Nino Diaz 417f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 418f5478dedSAntonio Nino Diaz * Init C runtime environment: 419f5478dedSAntonio Nino Diaz * - Zero-initialise the NOBITS sections. There are 2 of them: 420f5478dedSAntonio Nino Diaz * - the .bss section; 421f5478dedSAntonio Nino Diaz * - the coherent memory section (if any). 422f5478dedSAntonio Nino Diaz * - Relocate the data section from ROM to RAM, if required. 423f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 424f5478dedSAntonio Nino Diaz */ 425f5478dedSAntonio Nino Diaz .if \_init_c_runtime 4266c09af9fSZelalem Aweke#if defined(IMAGE_BL31) || (defined(IMAGE_BL2) && \ 4276c09af9fSZelalem Aweke ((BL2_AT_EL3 && BL2_INV_DCACHE) || ENABLE_RME)) 428f5478dedSAntonio Nino Diaz /* ------------------------------------------------------------- 429f5478dedSAntonio Nino Diaz * Invalidate the RW memory used by the BL31 image. This 430f5478dedSAntonio Nino Diaz * includes the data and NOBITS sections. This is done to 431f5478dedSAntonio Nino Diaz * safeguard against possible corruption of this memory by 432f5478dedSAntonio Nino Diaz * dirty cache lines in a system cache as a result of use by 433*596d20d9SZelalem Aweke * an earlier boot loader stage. If PIE is enabled however, 434*596d20d9SZelalem Aweke * RO sections including the GOT may be modified during 435*596d20d9SZelalem Aweke * pie fixup. Therefore, to be on the safe side, invalidate 436*596d20d9SZelalem Aweke * the entire image region if PIE is enabled. 437f5478dedSAntonio Nino Diaz * ------------------------------------------------------------- 438f5478dedSAntonio Nino Diaz */ 439*596d20d9SZelalem Aweke#if ENABLE_PIE 440*596d20d9SZelalem Aweke#if SEPARATE_CODE_AND_RODATA 441*596d20d9SZelalem Aweke adrp x0, __TEXT_START__ 442*596d20d9SZelalem Aweke add x0, x0, :lo12:__TEXT_START__ 443*596d20d9SZelalem Aweke#else 444*596d20d9SZelalem Aweke adrp x0, __RO_START__ 445*596d20d9SZelalem Aweke add x0, x0, :lo12:__RO_START__ 446*596d20d9SZelalem Aweke#endif /* SEPARATE_CODE_AND_RODATA */ 447*596d20d9SZelalem Aweke#else 448f5478dedSAntonio Nino Diaz adrp x0, __RW_START__ 449f5478dedSAntonio Nino Diaz add x0, x0, :lo12:__RW_START__ 450*596d20d9SZelalem Aweke#endif /* ENABLE_PIE */ 451f5478dedSAntonio Nino Diaz adrp x1, __RW_END__ 452f5478dedSAntonio Nino Diaz add x1, x1, :lo12:__RW_END__ 453f5478dedSAntonio Nino Diaz sub x1, x1, x0 454f5478dedSAntonio Nino Diaz bl inv_dcache_range 455f8578e64SSamuel Holland#if defined(IMAGE_BL31) && SEPARATE_NOBITS_REGION 456f8578e64SSamuel Holland adrp x0, __NOBITS_START__ 457f8578e64SSamuel Holland add x0, x0, :lo12:__NOBITS_START__ 458f8578e64SSamuel Holland adrp x1, __NOBITS_END__ 459f8578e64SSamuel Holland add x1, x1, :lo12:__NOBITS_END__ 460f8578e64SSamuel Holland sub x1, x1, x0 461f8578e64SSamuel Holland bl inv_dcache_range 462f8578e64SSamuel Holland#endif 463f5478dedSAntonio Nino Diaz#endif 464f5478dedSAntonio Nino Diaz adrp x0, __BSS_START__ 465f5478dedSAntonio Nino Diaz add x0, x0, :lo12:__BSS_START__ 466f5478dedSAntonio Nino Diaz 467f5478dedSAntonio Nino Diaz adrp x1, __BSS_END__ 468f5478dedSAntonio Nino Diaz add x1, x1, :lo12:__BSS_END__ 469f5478dedSAntonio Nino Diaz sub x1, x1, x0 470f5478dedSAntonio Nino Diaz bl zeromem 471f5478dedSAntonio Nino Diaz 472f5478dedSAntonio Nino Diaz#if USE_COHERENT_MEM 473f5478dedSAntonio Nino Diaz adrp x0, __COHERENT_RAM_START__ 474f5478dedSAntonio Nino Diaz add x0, x0, :lo12:__COHERENT_RAM_START__ 475f5478dedSAntonio Nino Diaz adrp x1, __COHERENT_RAM_END_UNALIGNED__ 476f5478dedSAntonio Nino Diaz add x1, x1, :lo12: __COHERENT_RAM_END_UNALIGNED__ 477f5478dedSAntonio Nino Diaz sub x1, x1, x0 478f5478dedSAntonio Nino Diaz bl zeromem 479f5478dedSAntonio Nino Diaz#endif 480f5478dedSAntonio Nino Diaz 4810a12302cSLionel Debieve#if defined(IMAGE_BL1) || (defined(IMAGE_BL2) && BL2_AT_EL3 && BL2_IN_XIP_MEM) 482f5478dedSAntonio Nino Diaz adrp x0, __DATA_RAM_START__ 483f5478dedSAntonio Nino Diaz add x0, x0, :lo12:__DATA_RAM_START__ 484f5478dedSAntonio Nino Diaz adrp x1, __DATA_ROM_START__ 485f5478dedSAntonio Nino Diaz add x1, x1, :lo12:__DATA_ROM_START__ 486f5478dedSAntonio Nino Diaz adrp x2, __DATA_RAM_END__ 487f5478dedSAntonio Nino Diaz add x2, x2, :lo12:__DATA_RAM_END__ 488f5478dedSAntonio Nino Diaz sub x2, x2, x0 489f5478dedSAntonio Nino Diaz bl memcpy16 490f5478dedSAntonio Nino Diaz#endif 491f5478dedSAntonio Nino Diaz .endif /* _init_c_runtime */ 492f5478dedSAntonio Nino Diaz 493f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 494f5478dedSAntonio Nino Diaz * Use SP_EL0 for the C runtime stack. 495f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 496f5478dedSAntonio Nino Diaz */ 497f5478dedSAntonio Nino Diaz msr spsel, #0 498f5478dedSAntonio Nino Diaz 499f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 500f5478dedSAntonio Nino Diaz * Allocate a stack whose memory will be marked as Normal-IS-WBWA when 501f5478dedSAntonio Nino Diaz * the MMU is enabled. There is no risk of reading stale stack memory 502f5478dedSAntonio Nino Diaz * after enabling the MMU as only the primary CPU is running at the 503f5478dedSAntonio Nino Diaz * moment. 504f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 505f5478dedSAntonio Nino Diaz */ 506f5478dedSAntonio Nino Diaz bl plat_set_my_stack 507f5478dedSAntonio Nino Diaz 508f5478dedSAntonio Nino Diaz#if STACK_PROTECTOR_ENABLED 509f5478dedSAntonio Nino Diaz .if \_init_c_runtime 510f5478dedSAntonio Nino Diaz bl update_stack_protector_canary 511f5478dedSAntonio Nino Diaz .endif /* _init_c_runtime */ 512f5478dedSAntonio Nino Diaz#endif 513f5478dedSAntonio Nino Diaz .endm 514f5478dedSAntonio Nino Diaz 5153b8456bdSManish V Badarkhe .macro apply_at_speculative_wa 5163b8456bdSManish V Badarkhe#if ERRATA_SPECULATIVE_AT 5173b8456bdSManish V Badarkhe /* 5183b8456bdSManish V Badarkhe * Explicitly save x30 so as to free up a register and to enable 5193b8456bdSManish V Badarkhe * branching and also, save x29 which will be used in the called 5203b8456bdSManish V Badarkhe * function 5213b8456bdSManish V Badarkhe */ 5223b8456bdSManish V Badarkhe stp x29, x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29] 5233b8456bdSManish V Badarkhe bl save_and_update_ptw_el1_sys_regs 5243b8456bdSManish V Badarkhe ldp x29, x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29] 5253b8456bdSManish V Badarkhe#endif 5263b8456bdSManish V Badarkhe .endm 5273b8456bdSManish V Badarkhe 5283b8456bdSManish V Badarkhe .macro restore_ptw_el1_sys_regs 5293b8456bdSManish V Badarkhe#if ERRATA_SPECULATIVE_AT 5303b8456bdSManish V Badarkhe /* ----------------------------------------------------------- 5313b8456bdSManish V Badarkhe * In case of ERRATA_SPECULATIVE_AT, must follow below order 5323b8456bdSManish V Badarkhe * to ensure that page table walk is not enabled until 5333b8456bdSManish V Badarkhe * restoration of all EL1 system registers. TCR_EL1 register 5343b8456bdSManish V Badarkhe * should be updated at the end which restores previous page 5353b8456bdSManish V Badarkhe * table walk setting of stage1 i.e.(TCR_EL1.EPDx) bits. ISB 5363b8456bdSManish V Badarkhe * ensures that CPU does below steps in order. 5373b8456bdSManish V Badarkhe * 5383b8456bdSManish V Badarkhe * 1. Ensure all other system registers are written before 5393b8456bdSManish V Badarkhe * updating SCTLR_EL1 using ISB. 5403b8456bdSManish V Badarkhe * 2. Restore SCTLR_EL1 register. 5413b8456bdSManish V Badarkhe * 3. Ensure SCTLR_EL1 written successfully using ISB. 5423b8456bdSManish V Badarkhe * 4. Restore TCR_EL1 register. 5433b8456bdSManish V Badarkhe * ----------------------------------------------------------- 5443b8456bdSManish V Badarkhe */ 5453b8456bdSManish V Badarkhe isb 5463b8456bdSManish V Badarkhe ldp x28, x29, [sp, #CTX_EL1_SYSREGS_OFFSET + CTX_SCTLR_EL1] 5473b8456bdSManish V Badarkhe msr sctlr_el1, x28 5483b8456bdSManish V Badarkhe isb 5493b8456bdSManish V Badarkhe msr tcr_el1, x29 5503b8456bdSManish V Badarkhe#endif 5513b8456bdSManish V Badarkhe .endm 5523b8456bdSManish V Badarkhe 553f5478dedSAntonio Nino Diaz#endif /* EL3_COMMON_MACROS_S */ 554