1f5478dedSAntonio Nino Diaz/* 29e51f15eSSona Mathew * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved. 3f5478dedSAntonio Nino Diaz * 4f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 5f5478dedSAntonio Nino Diaz */ 6f5478dedSAntonio Nino Diaz 7f5478dedSAntonio Nino Diaz#ifndef EL3_COMMON_MACROS_S 8f5478dedSAntonio Nino Diaz#define EL3_COMMON_MACROS_S 9f5478dedSAntonio Nino Diaz 10f5478dedSAntonio Nino Diaz#include <arch.h> 11f5478dedSAntonio Nino Diaz#include <asm_macros.S> 127d33ffe4SDaniel Boulby#include <assert_macros.S> 133b8456bdSManish V Badarkhe#include <context.h> 141a04b2e5SVarun Wadekar#include <lib/xlat_tables/xlat_tables_defs.h> 15f5478dedSAntonio Nino Diaz 16f5478dedSAntonio Nino Diaz /* 17f5478dedSAntonio Nino Diaz * Helper macro to initialise EL3 registers we care about. 18f5478dedSAntonio Nino Diaz */ 19f5478dedSAntonio Nino Diaz .macro el3_arch_init_common 20f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 21f5478dedSAntonio Nino Diaz * SCTLR_EL3 has already been initialised - read current value before 22f5478dedSAntonio Nino Diaz * modifying. 23f5478dedSAntonio Nino Diaz * 24f5478dedSAntonio Nino Diaz * SCTLR_EL3.I: Enable the instruction cache. 25f5478dedSAntonio Nino Diaz * 26f5478dedSAntonio Nino Diaz * SCTLR_EL3.SA: Enable Stack Alignment check. A SP alignment fault 27f5478dedSAntonio Nino Diaz * exception is generated if a load or store instruction executed at 28f5478dedSAntonio Nino Diaz * EL3 uses the SP as the base address and the SP is not aligned to a 29f5478dedSAntonio Nino Diaz * 16-byte boundary. 30f5478dedSAntonio Nino Diaz * 31f5478dedSAntonio Nino Diaz * SCTLR_EL3.A: Enable Alignment fault checking. All instructions that 32f5478dedSAntonio Nino Diaz * load or store one or more registers have an alignment check that the 33f5478dedSAntonio Nino Diaz * address being accessed is aligned to the size of the data element(s) 34f5478dedSAntonio Nino Diaz * being accessed. 35f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 36f5478dedSAntonio Nino Diaz */ 37f5478dedSAntonio Nino Diaz mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT) 38f5478dedSAntonio Nino Diaz mrs x0, sctlr_el3 39f5478dedSAntonio Nino Diaz orr x0, x0, x1 40f5478dedSAntonio Nino Diaz msr sctlr_el3, x0 41f5478dedSAntonio Nino Diaz isb 42f5478dedSAntonio Nino Diaz 43f5478dedSAntonio Nino Diaz#ifdef IMAGE_BL31 44f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 45f5478dedSAntonio Nino Diaz * Initialise the per-cpu cache pointer to the CPU. 46f5478dedSAntonio Nino Diaz * This is done early to enable crash reporting to have access to crash 47f5478dedSAntonio Nino Diaz * stack. Since crash reporting depends on cpu_data to report the 48f5478dedSAntonio Nino Diaz * unhandled exception, not doing so can lead to recursive exceptions 49f5478dedSAntonio Nino Diaz * due to a NULL TPIDR_EL3. 50f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 51f5478dedSAntonio Nino Diaz */ 52f5478dedSAntonio Nino Diaz bl init_cpu_data_ptr 53f5478dedSAntonio Nino Diaz#endif /* IMAGE_BL31 */ 54f5478dedSAntonio Nino Diaz 55f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 56f5478dedSAntonio Nino Diaz * Initialise SCR_EL3, setting all fields rather than relying on hw. 57f5478dedSAntonio Nino Diaz * All fields are architecturally UNKNOWN on reset. The following fields 58f5478dedSAntonio Nino Diaz * do not change during the TF lifetime. The remaining fields are set to 59f5478dedSAntonio Nino Diaz * zero here but are updated ahead of transitioning to a lower EL in the 60f5478dedSAntonio Nino Diaz * function cm_init_context_common(). 61f5478dedSAntonio Nino Diaz * 62f5478dedSAntonio Nino Diaz * SCR_EL3.SIF: Set to one to disable instruction fetches from 63f5478dedSAntonio Nino Diaz * Non-secure memory. 64f5478dedSAntonio Nino Diaz * 65f5478dedSAntonio Nino Diaz * SCR_EL3.EA: Set to one to route External Aborts and SError Interrupts 66f5478dedSAntonio Nino Diaz * to EL3 when executing at any EL. 678815cdafSManish Pandey * 688815cdafSManish Pandey * SCR_EL3.EEL2: Set to one if S-EL2 is present and enabled. 698815cdafSManish Pandey * 708815cdafSManish Pandey * NOTE: Modifying EEL2 bit along with EA bit ensures that we mitigate 718815cdafSManish Pandey * against ERRATA_V2_3099206. 72f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 73f5478dedSAntonio Nino Diaz */ 74f0c96a2eSBoyan Karatotev mov_imm x0, (SCR_RESET_VAL | SCR_EA_BIT | SCR_SIF_BIT) 758815cdafSManish Pandey#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2 768815cdafSManish Pandey mrs x1, id_aa64pfr0_el1 778815cdafSManish Pandey and x1, x1, #(ID_AA64PFR0_SEL2_MASK << ID_AA64PFR0_SEL2_SHIFT) 788815cdafSManish Pandey cbz x1, 1f 798815cdafSManish Pandey orr x0, x0, #SCR_EEL2_BIT 808815cdafSManish Pandey#endif 818815cdafSManish Pandey1: 82f5478dedSAntonio Nino Diaz msr scr_el3, x0 83f5478dedSAntonio Nino Diaz 84f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 85f5478dedSAntonio Nino Diaz * Initialise MDCR_EL3, setting all fields rather than relying on hw. 86f5478dedSAntonio Nino Diaz * Some fields are architecturally UNKNOWN on reset. 87f5478dedSAntonio Nino Diaz * 88f5478dedSAntonio Nino Diaz * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug. 89f5478dedSAntonio Nino Diaz * Debug exceptions, other than Breakpoint Instruction exceptions, are 90f5478dedSAntonio Nino Diaz * disabled from all ELs in Secure state. 91f5478dedSAntonio Nino Diaz */ 92*123002f9SJayanth Dodderi Chidanand mov_imm x0, (MDCR_EL3_RESET_VAL | MDCR_SDD_BIT) 93f5478dedSAntonio Nino Diaz msr mdcr_el3, x0 94f5478dedSAntonio Nino Diaz 95f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 96f5478dedSAntonio Nino Diaz * Enable External Aborts and SError Interrupts now that the exception 97f5478dedSAntonio Nino Diaz * vectors have been setup. 98f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 99f5478dedSAntonio Nino Diaz */ 100f5478dedSAntonio Nino Diaz msr daifclr, #DAIF_ABT_BIT 101f5478dedSAntonio Nino Diaz 102f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 103f5478dedSAntonio Nino Diaz * Initialise CPTR_EL3, setting all fields rather than relying on hw. 104f5478dedSAntonio Nino Diaz * All fields are architecturally UNKNOWN on reset. 105f0c96a2eSBoyan Karatotev * --------------------------------------------------------------------- 106f5478dedSAntonio Nino Diaz */ 107f0c96a2eSBoyan Karatotev mov_imm x0, CPTR_EL3_RESET_VAL 108f5478dedSAntonio Nino Diaz msr cptr_el3, x0 109f5478dedSAntonio Nino Diaz 110f5478dedSAntonio Nino Diaz /* 111f5478dedSAntonio Nino Diaz * If Data Independent Timing (DIT) functionality is implemented, 1127d33ffe4SDaniel Boulby * always enable DIT in EL3. 1137d33ffe4SDaniel Boulby * First assert that the FEAT_DIT build flag matches the feature id 1147d33ffe4SDaniel Boulby * register value for DIT. 115f5478dedSAntonio Nino Diaz */ 1167d33ffe4SDaniel Boulby#if ENABLE_FEAT_DIT 11788727fc3SAndre Przywara#if ENABLE_ASSERTIONS || ENABLE_FEAT_DIT > 1 118f5478dedSAntonio Nino Diaz mrs x0, id_aa64pfr0_el1 119f5478dedSAntonio Nino Diaz ubfx x0, x0, #ID_AA64PFR0_DIT_SHIFT, #ID_AA64PFR0_DIT_LENGTH 12088727fc3SAndre Przywara#if ENABLE_FEAT_DIT > 1 12188727fc3SAndre Przywara cbz x0, 1f 12288727fc3SAndre Przywara#else 1239e51f15eSSona Mathew cmp x0, #DIT_IMPLEMENTED 1247d33ffe4SDaniel Boulby ASM_ASSERT(eq) 12588727fc3SAndre Przywara#endif 12688727fc3SAndre Przywara 1277d33ffe4SDaniel Boulby#endif /* ENABLE_ASSERTIONS */ 128f5478dedSAntonio Nino Diaz mov x0, #DIT_BIT 129f5478dedSAntonio Nino Diaz msr DIT, x0 13088727fc3SAndre Przywara1: 1317d33ffe4SDaniel Boulby#endif 132f5478dedSAntonio Nino Diaz .endm 133f5478dedSAntonio Nino Diaz 134f5478dedSAntonio Nino Diaz/* ----------------------------------------------------------------------------- 135f5478dedSAntonio Nino Diaz * This is the super set of actions that need to be performed during a cold boot 136f5478dedSAntonio Nino Diaz * or a warm boot in EL3. This code is shared by BL1 and BL31. 137f5478dedSAntonio Nino Diaz * 138f5478dedSAntonio Nino Diaz * This macro will always perform reset handling, architectural initialisations 139f5478dedSAntonio Nino Diaz * and stack setup. The rest of the actions are optional because they might not 140f5478dedSAntonio Nino Diaz * be needed, depending on the context in which this macro is called. This is 141f5478dedSAntonio Nino Diaz * why this macro is parameterised ; each parameter allows to enable/disable 142f5478dedSAntonio Nino Diaz * some actions. 143f5478dedSAntonio Nino Diaz * 144f5478dedSAntonio Nino Diaz * _init_sctlr: 145f5478dedSAntonio Nino Diaz * Whether the macro needs to initialise SCTLR_EL3, including configuring 146f5478dedSAntonio Nino Diaz * the endianness of data accesses. 147f5478dedSAntonio Nino Diaz * 148f5478dedSAntonio Nino Diaz * _warm_boot_mailbox: 149f5478dedSAntonio Nino Diaz * Whether the macro needs to detect the type of boot (cold/warm). The 150f5478dedSAntonio Nino Diaz * detection is based on the platform entrypoint address : if it is zero 151f5478dedSAntonio Nino Diaz * then it is a cold boot, otherwise it is a warm boot. In the latter case, 152f5478dedSAntonio Nino Diaz * this macro jumps on the platform entrypoint address. 153f5478dedSAntonio Nino Diaz * 154f5478dedSAntonio Nino Diaz * _secondary_cold_boot: 155f5478dedSAntonio Nino Diaz * Whether the macro needs to identify the CPU that is calling it: primary 156f5478dedSAntonio Nino Diaz * CPU or secondary CPU. The primary CPU will be allowed to carry on with 157f5478dedSAntonio Nino Diaz * the platform initialisations, while the secondaries will be put in a 158f5478dedSAntonio Nino Diaz * platform-specific state in the meantime. 159f5478dedSAntonio Nino Diaz * 160f5478dedSAntonio Nino Diaz * If the caller knows this macro will only be called by the primary CPU 161f5478dedSAntonio Nino Diaz * then this parameter can be defined to 0 to skip this step. 162f5478dedSAntonio Nino Diaz * 163f5478dedSAntonio Nino Diaz * _init_memory: 164f5478dedSAntonio Nino Diaz * Whether the macro needs to initialise the memory. 165f5478dedSAntonio Nino Diaz * 166f5478dedSAntonio Nino Diaz * _init_c_runtime: 167f5478dedSAntonio Nino Diaz * Whether the macro needs to initialise the C runtime environment. 168f5478dedSAntonio Nino Diaz * 169f5478dedSAntonio Nino Diaz * _exception_vectors: 170f5478dedSAntonio Nino Diaz * Address of the exception vectors to program in the VBAR_EL3 register. 171da90359bSManish Pandey * 172da90359bSManish Pandey * _pie_fixup_size: 173da90359bSManish Pandey * Size of memory region to fixup Global Descriptor Table (GDT). 174da90359bSManish Pandey * 175da90359bSManish Pandey * A non-zero value is expected when firmware needs GDT to be fixed-up. 176da90359bSManish Pandey * 177f5478dedSAntonio Nino Diaz * ----------------------------------------------------------------------------- 178f5478dedSAntonio Nino Diaz */ 179f5478dedSAntonio Nino Diaz .macro el3_entrypoint_common \ 180f5478dedSAntonio Nino Diaz _init_sctlr, _warm_boot_mailbox, _secondary_cold_boot, \ 181da90359bSManish Pandey _init_memory, _init_c_runtime, _exception_vectors, \ 182da90359bSManish Pandey _pie_fixup_size 183f5478dedSAntonio Nino Diaz 184f5478dedSAntonio Nino Diaz .if \_init_sctlr 185f5478dedSAntonio Nino Diaz /* ------------------------------------------------------------- 186f5478dedSAntonio Nino Diaz * This is the initialisation of SCTLR_EL3 and so must ensure 187f5478dedSAntonio Nino Diaz * that all fields are explicitly set rather than relying on hw. 188f5478dedSAntonio Nino Diaz * Some fields reset to an IMPLEMENTATION DEFINED value and 189f5478dedSAntonio Nino Diaz * others are architecturally UNKNOWN on reset. 190f5478dedSAntonio Nino Diaz * 191f5478dedSAntonio Nino Diaz * SCTLR.EE: Set the CPU endianness before doing anything that 192f5478dedSAntonio Nino Diaz * might involve memory reads or writes. Set to zero to select 193f5478dedSAntonio Nino Diaz * Little Endian. 194f5478dedSAntonio Nino Diaz * 195f5478dedSAntonio Nino Diaz * SCTLR_EL3.WXN: For the EL3 translation regime, this field can 196f5478dedSAntonio Nino Diaz * force all memory regions that are writeable to be treated as 197f5478dedSAntonio Nino Diaz * XN (Execute-never). Set to zero so that this control has no 198f5478dedSAntonio Nino Diaz * effect on memory access permissions. 199f5478dedSAntonio Nino Diaz * 200f5478dedSAntonio Nino Diaz * SCTLR_EL3.SA: Set to zero to disable Stack Alignment check. 201f5478dedSAntonio Nino Diaz * 202f5478dedSAntonio Nino Diaz * SCTLR_EL3.A: Set to zero to disable Alignment fault checking. 203f5478dedSAntonio Nino Diaz * 204f5478dedSAntonio Nino Diaz * SCTLR.DSSBS: Set to zero to disable speculation store bypass 205f5478dedSAntonio Nino Diaz * safe behaviour upon exception entry to EL3. 206f5478dedSAntonio Nino Diaz * ------------------------------------------------------------- 207f5478dedSAntonio Nino Diaz */ 208f5478dedSAntonio Nino Diaz mov_imm x0, (SCTLR_RESET_VAL & ~(SCTLR_EE_BIT | SCTLR_WXN_BIT \ 209f5478dedSAntonio Nino Diaz | SCTLR_SA_BIT | SCTLR_A_BIT | SCTLR_DSSBS_BIT)) 210970a4a8dSManish Pandey#if ENABLE_FEAT_RAS 2116597fcf1SManish Pandey /* If FEAT_RAS is present assume FEAT_IESB is also present */ 2126597fcf1SManish Pandey orr x0, x0, #SCTLR_IESB_BIT 2136597fcf1SManish Pandey#endif 214f5478dedSAntonio Nino Diaz msr sctlr_el3, x0 215f5478dedSAntonio Nino Diaz isb 216f5478dedSAntonio Nino Diaz .endif /* _init_sctlr */ 217f5478dedSAntonio Nino Diaz 218f5478dedSAntonio Nino Diaz .if \_warm_boot_mailbox 219f5478dedSAntonio Nino Diaz /* ------------------------------------------------------------- 220f5478dedSAntonio Nino Diaz * This code will be executed for both warm and cold resets. 221f5478dedSAntonio Nino Diaz * Now is the time to distinguish between the two. 222f5478dedSAntonio Nino Diaz * Query the platform entrypoint address and if it is not zero 223f5478dedSAntonio Nino Diaz * then it means it is a warm boot so jump to this address. 224f5478dedSAntonio Nino Diaz * ------------------------------------------------------------- 225f5478dedSAntonio Nino Diaz */ 226f5478dedSAntonio Nino Diaz bl plat_get_my_entrypoint 227f5478dedSAntonio Nino Diaz cbz x0, do_cold_boot 228f5478dedSAntonio Nino Diaz br x0 229f5478dedSAntonio Nino Diaz 230f5478dedSAntonio Nino Diaz do_cold_boot: 231f5478dedSAntonio Nino Diaz .endif /* _warm_boot_mailbox */ 232f5478dedSAntonio Nino Diaz 233da90359bSManish Pandey .if \_pie_fixup_size 234da90359bSManish Pandey#if ENABLE_PIE 235da90359bSManish Pandey /* 236da90359bSManish Pandey * ------------------------------------------------------------ 237da90359bSManish Pandey * If PIE is enabled fixup the Global descriptor Table only 238da90359bSManish Pandey * once during primary core cold boot path. 239da90359bSManish Pandey * 240da90359bSManish Pandey * Compile time base address, required for fixup, is calculated 241da90359bSManish Pandey * using "pie_fixup" label present within first page. 242da90359bSManish Pandey * ------------------------------------------------------------ 243da90359bSManish Pandey */ 244da90359bSManish Pandey pie_fixup: 245da90359bSManish Pandey ldr x0, =pie_fixup 246d7b5f408SJimmy Brisson and x0, x0, #~(PAGE_SIZE_MASK) 247da90359bSManish Pandey mov_imm x1, \_pie_fixup_size 248da90359bSManish Pandey add x1, x1, x0 249da90359bSManish Pandey bl fixup_gdt_reloc 250da90359bSManish Pandey#endif /* ENABLE_PIE */ 251da90359bSManish Pandey .endif /* _pie_fixup_size */ 252da90359bSManish Pandey 253f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 254f5478dedSAntonio Nino Diaz * Set the exception vectors. 255f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 256f5478dedSAntonio Nino Diaz */ 257f5478dedSAntonio Nino Diaz adr x0, \_exception_vectors 258f5478dedSAntonio Nino Diaz msr vbar_el3, x0 259f5478dedSAntonio Nino Diaz isb 260f5478dedSAntonio Nino Diaz 2616c09af9fSZelalem Aweke#if !(defined(IMAGE_BL2) && ENABLE_RME) 262f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 263f5478dedSAntonio Nino Diaz * It is a cold boot. 264f5478dedSAntonio Nino Diaz * Perform any processor specific actions upon reset e.g. cache, TLB 265f5478dedSAntonio Nino Diaz * invalidations etc. 266f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 267f5478dedSAntonio Nino Diaz */ 268f5478dedSAntonio Nino Diaz bl reset_handler 2696c09af9fSZelalem Aweke#endif 270f5478dedSAntonio Nino Diaz 271f5478dedSAntonio Nino Diaz el3_arch_init_common 272f5478dedSAntonio Nino Diaz 273f5478dedSAntonio Nino Diaz .if \_secondary_cold_boot 274f5478dedSAntonio Nino Diaz /* ------------------------------------------------------------- 275f5478dedSAntonio Nino Diaz * Check if this is a primary or secondary CPU cold boot. 276f5478dedSAntonio Nino Diaz * The primary CPU will set up the platform while the 277f5478dedSAntonio Nino Diaz * secondaries are placed in a platform-specific state until the 278f5478dedSAntonio Nino Diaz * primary CPU performs the necessary actions to bring them out 279f5478dedSAntonio Nino Diaz * of that state and allows entry into the OS. 280f5478dedSAntonio Nino Diaz * ------------------------------------------------------------- 281f5478dedSAntonio Nino Diaz */ 282f5478dedSAntonio Nino Diaz bl plat_is_my_cpu_primary 283f5478dedSAntonio Nino Diaz cbnz w0, do_primary_cold_boot 284f5478dedSAntonio Nino Diaz 285f5478dedSAntonio Nino Diaz /* This is a cold boot on a secondary CPU */ 286f5478dedSAntonio Nino Diaz bl plat_secondary_cold_boot_setup 287f5478dedSAntonio Nino Diaz /* plat_secondary_cold_boot_setup() is not supposed to return */ 288f5478dedSAntonio Nino Diaz bl el3_panic 289f5478dedSAntonio Nino Diaz 290f5478dedSAntonio Nino Diaz do_primary_cold_boot: 291f5478dedSAntonio Nino Diaz .endif /* _secondary_cold_boot */ 292f5478dedSAntonio Nino Diaz 293f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 294f5478dedSAntonio Nino Diaz * Initialize memory now. Secondary CPU initialization won't get to this 295f5478dedSAntonio Nino Diaz * point. 296f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 297f5478dedSAntonio Nino Diaz */ 298f5478dedSAntonio Nino Diaz 299f5478dedSAntonio Nino Diaz .if \_init_memory 300f5478dedSAntonio Nino Diaz bl platform_mem_init 301f5478dedSAntonio Nino Diaz .endif /* _init_memory */ 302f5478dedSAntonio Nino Diaz 303f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 304f5478dedSAntonio Nino Diaz * Init C runtime environment: 305f5478dedSAntonio Nino Diaz * - Zero-initialise the NOBITS sections. There are 2 of them: 306f5478dedSAntonio Nino Diaz * - the .bss section; 307f5478dedSAntonio Nino Diaz * - the coherent memory section (if any). 308f5478dedSAntonio Nino Diaz * - Relocate the data section from ROM to RAM, if required. 309f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 310f5478dedSAntonio Nino Diaz */ 311f5478dedSAntonio Nino Diaz .if \_init_c_runtime 3126c09af9fSZelalem Aweke#if defined(IMAGE_BL31) || (defined(IMAGE_BL2) && \ 31342d4d3baSArvind Ram Prakash ((RESET_TO_BL2 && BL2_INV_DCACHE) || ENABLE_RME)) 314f5478dedSAntonio Nino Diaz /* ------------------------------------------------------------- 315f5478dedSAntonio Nino Diaz * Invalidate the RW memory used by the BL31 image. This 316f5478dedSAntonio Nino Diaz * includes the data and NOBITS sections. This is done to 317f5478dedSAntonio Nino Diaz * safeguard against possible corruption of this memory by 318f5478dedSAntonio Nino Diaz * dirty cache lines in a system cache as a result of use by 319596d20d9SZelalem Aweke * an earlier boot loader stage. If PIE is enabled however, 320596d20d9SZelalem Aweke * RO sections including the GOT may be modified during 321596d20d9SZelalem Aweke * pie fixup. Therefore, to be on the safe side, invalidate 322596d20d9SZelalem Aweke * the entire image region if PIE is enabled. 323f5478dedSAntonio Nino Diaz * ------------------------------------------------------------- 324f5478dedSAntonio Nino Diaz */ 325596d20d9SZelalem Aweke#if ENABLE_PIE 326596d20d9SZelalem Aweke#if SEPARATE_CODE_AND_RODATA 327596d20d9SZelalem Aweke adrp x0, __TEXT_START__ 328596d20d9SZelalem Aweke add x0, x0, :lo12:__TEXT_START__ 329596d20d9SZelalem Aweke#else 330596d20d9SZelalem Aweke adrp x0, __RO_START__ 331596d20d9SZelalem Aweke add x0, x0, :lo12:__RO_START__ 332596d20d9SZelalem Aweke#endif /* SEPARATE_CODE_AND_RODATA */ 333596d20d9SZelalem Aweke#else 334f5478dedSAntonio Nino Diaz adrp x0, __RW_START__ 335f5478dedSAntonio Nino Diaz add x0, x0, :lo12:__RW_START__ 336596d20d9SZelalem Aweke#endif /* ENABLE_PIE */ 337f5478dedSAntonio Nino Diaz adrp x1, __RW_END__ 338f5478dedSAntonio Nino Diaz add x1, x1, :lo12:__RW_END__ 339f5478dedSAntonio Nino Diaz sub x1, x1, x0 340f5478dedSAntonio Nino Diaz bl inv_dcache_range 341f8578e64SSamuel Holland#if defined(IMAGE_BL31) && SEPARATE_NOBITS_REGION 342f8578e64SSamuel Holland adrp x0, __NOBITS_START__ 343f8578e64SSamuel Holland add x0, x0, :lo12:__NOBITS_START__ 344f8578e64SSamuel Holland adrp x1, __NOBITS_END__ 345f8578e64SSamuel Holland add x1, x1, :lo12:__NOBITS_END__ 346f8578e64SSamuel Holland sub x1, x1, x0 347f8578e64SSamuel Holland bl inv_dcache_range 348f8578e64SSamuel Holland#endif 34996a8ed14SJiafei Pan#if defined(IMAGE_BL2) && SEPARATE_BL2_NOLOAD_REGION 35096a8ed14SJiafei Pan adrp x0, __BL2_NOLOAD_START__ 35196a8ed14SJiafei Pan add x0, x0, :lo12:__BL2_NOLOAD_START__ 35296a8ed14SJiafei Pan adrp x1, __BL2_NOLOAD_END__ 35396a8ed14SJiafei Pan add x1, x1, :lo12:__BL2_NOLOAD_END__ 35496a8ed14SJiafei Pan sub x1, x1, x0 35596a8ed14SJiafei Pan bl inv_dcache_range 35696a8ed14SJiafei Pan#endif 357f5478dedSAntonio Nino Diaz#endif 358f5478dedSAntonio Nino Diaz adrp x0, __BSS_START__ 359f5478dedSAntonio Nino Diaz add x0, x0, :lo12:__BSS_START__ 360f5478dedSAntonio Nino Diaz 361f5478dedSAntonio Nino Diaz adrp x1, __BSS_END__ 362f5478dedSAntonio Nino Diaz add x1, x1, :lo12:__BSS_END__ 363f5478dedSAntonio Nino Diaz sub x1, x1, x0 364f5478dedSAntonio Nino Diaz bl zeromem 365f5478dedSAntonio Nino Diaz 366f5478dedSAntonio Nino Diaz#if USE_COHERENT_MEM 367f5478dedSAntonio Nino Diaz adrp x0, __COHERENT_RAM_START__ 368f5478dedSAntonio Nino Diaz add x0, x0, :lo12:__COHERENT_RAM_START__ 369f5478dedSAntonio Nino Diaz adrp x1, __COHERENT_RAM_END_UNALIGNED__ 370f5478dedSAntonio Nino Diaz add x1, x1, :lo12: __COHERENT_RAM_END_UNALIGNED__ 371f5478dedSAntonio Nino Diaz sub x1, x1, x0 372f5478dedSAntonio Nino Diaz bl zeromem 373f5478dedSAntonio Nino Diaz#endif 374f5478dedSAntonio Nino Diaz 37542d4d3baSArvind Ram Prakash#if defined(IMAGE_BL1) || \ 37642d4d3baSArvind Ram Prakash (defined(IMAGE_BL2) && RESET_TO_BL2 && BL2_IN_XIP_MEM) 377f5478dedSAntonio Nino Diaz adrp x0, __DATA_RAM_START__ 378f5478dedSAntonio Nino Diaz add x0, x0, :lo12:__DATA_RAM_START__ 379f5478dedSAntonio Nino Diaz adrp x1, __DATA_ROM_START__ 380f5478dedSAntonio Nino Diaz add x1, x1, :lo12:__DATA_ROM_START__ 381f5478dedSAntonio Nino Diaz adrp x2, __DATA_RAM_END__ 382f5478dedSAntonio Nino Diaz add x2, x2, :lo12:__DATA_RAM_END__ 383f5478dedSAntonio Nino Diaz sub x2, x2, x0 384f5478dedSAntonio Nino Diaz bl memcpy16 385f5478dedSAntonio Nino Diaz#endif 386f5478dedSAntonio Nino Diaz .endif /* _init_c_runtime */ 387f5478dedSAntonio Nino Diaz 388f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 389f5478dedSAntonio Nino Diaz * Use SP_EL0 for the C runtime stack. 390f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 391f5478dedSAntonio Nino Diaz */ 392f5478dedSAntonio Nino Diaz msr spsel, #0 393f5478dedSAntonio Nino Diaz 394f5478dedSAntonio Nino Diaz /* --------------------------------------------------------------------- 395f5478dedSAntonio Nino Diaz * Allocate a stack whose memory will be marked as Normal-IS-WBWA when 396f5478dedSAntonio Nino Diaz * the MMU is enabled. There is no risk of reading stale stack memory 397f5478dedSAntonio Nino Diaz * after enabling the MMU as only the primary CPU is running at the 398f5478dedSAntonio Nino Diaz * moment. 399f5478dedSAntonio Nino Diaz * --------------------------------------------------------------------- 400f5478dedSAntonio Nino Diaz */ 401f5478dedSAntonio Nino Diaz bl plat_set_my_stack 402f5478dedSAntonio Nino Diaz 403f5478dedSAntonio Nino Diaz#if STACK_PROTECTOR_ENABLED 404f5478dedSAntonio Nino Diaz .if \_init_c_runtime 405f5478dedSAntonio Nino Diaz bl update_stack_protector_canary 406f5478dedSAntonio Nino Diaz .endif /* _init_c_runtime */ 407f5478dedSAntonio Nino Diaz#endif 408f5478dedSAntonio Nino Diaz .endm 409f5478dedSAntonio Nino Diaz 4103b8456bdSManish V Badarkhe .macro apply_at_speculative_wa 4113b8456bdSManish V Badarkhe#if ERRATA_SPECULATIVE_AT 4123b8456bdSManish V Badarkhe /* 413d87c0e27SManish Pandey * This function expects x30 has been saved. 414d87c0e27SManish Pandey * Also, save x29 which will be used in the called function. 4153b8456bdSManish V Badarkhe */ 416d87c0e27SManish Pandey str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29] 4173b8456bdSManish V Badarkhe bl save_and_update_ptw_el1_sys_regs 418d87c0e27SManish Pandey ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29] 4193b8456bdSManish V Badarkhe#endif 4203b8456bdSManish V Badarkhe .endm 4213b8456bdSManish V Badarkhe 4223b8456bdSManish V Badarkhe .macro restore_ptw_el1_sys_regs 4233b8456bdSManish V Badarkhe#if ERRATA_SPECULATIVE_AT 4243b8456bdSManish V Badarkhe /* ----------------------------------------------------------- 4253b8456bdSManish V Badarkhe * In case of ERRATA_SPECULATIVE_AT, must follow below order 4263b8456bdSManish V Badarkhe * to ensure that page table walk is not enabled until 4273b8456bdSManish V Badarkhe * restoration of all EL1 system registers. TCR_EL1 register 4283b8456bdSManish V Badarkhe * should be updated at the end which restores previous page 4293b8456bdSManish V Badarkhe * table walk setting of stage1 i.e.(TCR_EL1.EPDx) bits. ISB 4303b8456bdSManish V Badarkhe * ensures that CPU does below steps in order. 4313b8456bdSManish V Badarkhe * 4323b8456bdSManish V Badarkhe * 1. Ensure all other system registers are written before 4333b8456bdSManish V Badarkhe * updating SCTLR_EL1 using ISB. 4343b8456bdSManish V Badarkhe * 2. Restore SCTLR_EL1 register. 4353b8456bdSManish V Badarkhe * 3. Ensure SCTLR_EL1 written successfully using ISB. 4363b8456bdSManish V Badarkhe * 4. Restore TCR_EL1 register. 4373b8456bdSManish V Badarkhe * ----------------------------------------------------------- 4383b8456bdSManish V Badarkhe */ 4393b8456bdSManish V Badarkhe isb 4403b8456bdSManish V Badarkhe ldp x28, x29, [sp, #CTX_EL1_SYSREGS_OFFSET + CTX_SCTLR_EL1] 4413b8456bdSManish V Badarkhe msr sctlr_el1, x28 4423b8456bdSManish V Badarkhe isb 4433b8456bdSManish V Badarkhe msr tcr_el1, x29 4443b8456bdSManish V Badarkhe#endif 4453b8456bdSManish V Badarkhe .endm 4463b8456bdSManish V Badarkhe 447461c0a5dSElizabeth Ho/* ----------------------------------------------------------------- 448461c0a5dSElizabeth Ho * The below macro reads SCR_EL3 from the context structure to 449461c0a5dSElizabeth Ho * determine the security state of the context upon ERET. 450461c0a5dSElizabeth Ho * ------------------------------------------------------------------ 451461c0a5dSElizabeth Ho */ 452461c0a5dSElizabeth Ho .macro get_security_state _ret:req, _scr_reg:req 453461c0a5dSElizabeth Ho ubfx \_ret, \_scr_reg, #SCR_NSE_SHIFT, #1 454461c0a5dSElizabeth Ho cmp \_ret, #1 455461c0a5dSElizabeth Ho beq realm_state 456461c0a5dSElizabeth Ho bfi \_ret, \_scr_reg, #0, #1 457461c0a5dSElizabeth Ho b end 458461c0a5dSElizabeth Ho realm_state: 459461c0a5dSElizabeth Ho mov \_ret, #2 460461c0a5dSElizabeth Ho end: 461461c0a5dSElizabeth Ho .endm 462461c0a5dSElizabeth Ho 463f5478dedSAntonio Nino Diaz#endif /* EL3_COMMON_MACROS_S */ 464