1 /* 2 * Copyright (c) 2019-2024, Arm Limited. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef ARCH_FEATURES_H 8 #define ARCH_FEATURES_H 9 10 #include <stdbool.h> 11 12 #include <arch_helpers.h> 13 #include <common/feat_detect.h> 14 15 #define ISOLATE_FIELD(reg, feat, mask) \ 16 ((unsigned int)(((reg) >> (feat)) & mask)) 17 18 #define CREATE_FEATURE_SUPPORTED(name, read_func, guard) \ 19 __attribute__((always_inline)) \ 20 static inline bool is_ ## name ## _supported(void) \ 21 { \ 22 if ((guard) == FEAT_STATE_DISABLED) { \ 23 return false; \ 24 } \ 25 if ((guard) == FEAT_STATE_ALWAYS) { \ 26 return true; \ 27 } \ 28 return read_func(); \ 29 } 30 31 #define CREATE_FEATURE_PRESENT(name, idreg, idfield, mask, idval) \ 32 __attribute__((always_inline)) \ 33 static inline bool is_ ## name ## _present(void) \ 34 { \ 35 return (ISOLATE_FIELD(read_ ## idreg(), idfield, mask) >= idval) \ 36 ? true : false; \ 37 } 38 39 #define CREATE_FEATURE_FUNCS(name, idreg, idfield, mask, idval, guard) \ 40 CREATE_FEATURE_PRESENT(name, idreg, idfield, mask, idval) \ 41 CREATE_FEATURE_SUPPORTED(name, is_ ## name ## _present, guard) 42 43 44 /* +----------------------------+ 45 * | Features supported | 46 * +----------------------------+ 47 * | GENTIMER | 48 * +----------------------------+ 49 * | FEAT_PAN | 50 * +----------------------------+ 51 * | FEAT_VHE | 52 * +----------------------------+ 53 * | FEAT_TTCNP | 54 * +----------------------------+ 55 * | FEAT_UAO | 56 * +----------------------------+ 57 * | FEAT_PACQARMA3 | 58 * +----------------------------+ 59 * | FEAT_PAUTH | 60 * +----------------------------+ 61 * | FEAT_TTST | 62 * +----------------------------+ 63 * | FEAT_BTI | 64 * +----------------------------+ 65 * | FEAT_MTE2 | 66 * +----------------------------+ 67 * | FEAT_SSBS | 68 * +----------------------------+ 69 * | FEAT_NMI | 70 * +----------------------------+ 71 * | FEAT_GCS | 72 * +----------------------------+ 73 * | FEAT_EBEP | 74 * +----------------------------+ 75 * | FEAT_SEBEP | 76 * +----------------------------+ 77 * | FEAT_SEL2 | 78 * +----------------------------+ 79 * | FEAT_TWED | 80 * +----------------------------+ 81 * | FEAT_FGT | 82 * +----------------------------+ 83 * | FEAT_EC/ECV2 | 84 * +----------------------------+ 85 * | FEAT_RNG | 86 * +----------------------------+ 87 * | FEAT_TCR2 | 88 * +----------------------------+ 89 * | FEAT_S2POE | 90 * +----------------------------+ 91 * | FEAT_S1POE | 92 * +----------------------------+ 93 * | FEAT_S2PIE | 94 * +----------------------------+ 95 * | FEAT_S1PIE | 96 * +----------------------------+ 97 * | FEAT_AMU/AMUV1P1 | 98 * +----------------------------+ 99 * | FEAT_MPAM | 100 * +----------------------------+ 101 * | FEAT_HCX | 102 * +----------------------------+ 103 * | FEAT_RNG_TRAP | 104 * +----------------------------+ 105 * | FEAT_RME | 106 * +----------------------------+ 107 * | FEAT_SB | 108 * +----------------------------+ 109 * | FEAT_CSV2/CSV3 | 110 * +----------------------------+ 111 * | FEAT_SPE | 112 * +----------------------------+ 113 * | FEAT_SVE | 114 * +----------------------------+ 115 * | FEAT_RAS | 116 * +----------------------------+ 117 * | FEAT_DIT | 118 * +----------------------------+ 119 * | FEAT_SYS_REG_TRACE | 120 * +----------------------------+ 121 * | FEAT_TRF | 122 * +----------------------------+ 123 * | FEAT_NV/NV2 | 124 * +----------------------------+ 125 * | FEAT_BRBE | 126 * +----------------------------+ 127 * | FEAT_TRBE | 128 * +----------------------------+ 129 * | FEAT_SME/SME2 | 130 * +----------------------------+ 131 * | FEAT_PMUV3 | 132 * +----------------------------+ 133 * | FEAT_MTPMU | 134 * +----------------------------+ 135 * | FEAT_FGT2 | 136 * +----------------------------+ 137 */ 138 139 __attribute__((always_inline)) 140 static inline bool is_armv7_gentimer_present(void) 141 { 142 /* The Generic Timer is always present in an ARMv8-A implementation */ 143 return true; 144 } 145 146 /* FEAT_PAN: Privileged access never */ 147 CREATE_FEATURE_FUNCS(feat_pan, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_PAN_SHIFT, 148 ID_AA64MMFR1_EL1_PAN_MASK, 1U, ENABLE_FEAT_PAN) 149 150 /* FEAT_VHE: Virtualization Host Extensions */ 151 CREATE_FEATURE_FUNCS(feat_vhe, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_VHE_SHIFT, 152 ID_AA64MMFR1_EL1_VHE_MASK, 1U, ENABLE_FEAT_VHE) 153 154 /* FEAT_TTCNP: Translation table common not private */ 155 CREATE_FEATURE_PRESENT(feat_ttcnp, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_CNP_SHIFT, 156 ID_AA64MMFR2_EL1_CNP_MASK, 1U) 157 158 /* FEAT_UAO: User access override */ 159 CREATE_FEATURE_PRESENT(feat_uao, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_UAO_SHIFT, 160 ID_AA64MMFR2_EL1_UAO_MASK, 1U) 161 162 /* If any of the fields is not zero, QARMA3 algorithm is present */ 163 CREATE_FEATURE_PRESENT(feat_pacqarma3, id_aa64isar2_el1, 0, 164 ((ID_AA64ISAR2_GPA3_MASK << ID_AA64ISAR2_GPA3_SHIFT) | 165 (ID_AA64ISAR2_APA3_MASK << ID_AA64ISAR2_APA3_SHIFT)), 1U) 166 167 /* PAUTH */ 168 __attribute__((always_inline)) 169 static inline bool is_armv8_3_pauth_present(void) 170 { 171 uint64_t mask_id_aa64isar1 = 172 (ID_AA64ISAR1_GPI_MASK << ID_AA64ISAR1_GPI_SHIFT) | 173 (ID_AA64ISAR1_GPA_MASK << ID_AA64ISAR1_GPA_SHIFT) | 174 (ID_AA64ISAR1_API_MASK << ID_AA64ISAR1_API_SHIFT) | 175 (ID_AA64ISAR1_APA_MASK << ID_AA64ISAR1_APA_SHIFT); 176 177 /* 178 * If any of the fields is not zero or QARMA3 is present, 179 * PAuth is present 180 */ 181 return ((read_id_aa64isar1_el1() & mask_id_aa64isar1) != 0U || 182 is_feat_pacqarma3_present()); 183 } 184 185 /* FEAT_TTST: Small translation tables */ 186 CREATE_FEATURE_PRESENT(feat_ttst, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_ST_SHIFT, 187 ID_AA64MMFR2_EL1_ST_MASK, 1U) 188 189 /* FEAT_BTI: Branch target identification */ 190 CREATE_FEATURE_PRESENT(feat_bti, id_aa64pfr1_el1, ID_AA64PFR1_EL1_BT_SHIFT, 191 ID_AA64PFR1_EL1_BT_MASK, BTI_IMPLEMENTED) 192 193 /* FEAT_MTE2: Memory tagging extension */ 194 CREATE_FEATURE_FUNCS(feat_mte2, id_aa64pfr1_el1, ID_AA64PFR1_EL1_MTE_SHIFT, 195 ID_AA64PFR1_EL1_MTE_MASK, MTE_IMPLEMENTED_ELX, ENABLE_FEAT_MTE2) 196 197 /* FEAT_SSBS: Speculative store bypass safe */ 198 CREATE_FEATURE_PRESENT(feat_ssbs, id_aa64pfr1_el1, ID_AA64PFR1_EL1_SSBS_SHIFT, 199 ID_AA64PFR1_EL1_SSBS_MASK, 1U) 200 201 /* FEAT_NMI: Non-maskable interrupts */ 202 CREATE_FEATURE_PRESENT(feat_nmi, id_aa64pfr1_el1, ID_AA64PFR1_EL1_NMI_SHIFT, 203 ID_AA64PFR1_EL1_NMI_MASK, NMI_IMPLEMENTED) 204 205 /* FEAT_EBEP */ 206 CREATE_FEATURE_PRESENT(feat_ebep, id_aa64dfr1_el1, ID_AA64DFR1_EBEP_SHIFT, 207 ID_AA64DFR1_EBEP_MASK, EBEP_IMPLEMENTED) 208 209 /* FEAT_SEBEP */ 210 CREATE_FEATURE_PRESENT(feat_sebep, id_aa64dfr0_el1, ID_AA64DFR0_SEBEP_SHIFT, 211 ID_AA64DFR0_SEBEP_MASK, SEBEP_IMPLEMENTED) 212 213 /* FEAT_SEL2: Secure EL2 */ 214 CREATE_FEATURE_FUNCS(feat_sel2, id_aa64pfr0_el1, ID_AA64PFR0_SEL2_SHIFT, 215 ID_AA64PFR0_SEL2_MASK, 1U, ENABLE_FEAT_SEL2) 216 217 /* FEAT_TWED: Delayed trapping of WFE */ 218 CREATE_FEATURE_FUNCS(feat_twed, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_TWED_SHIFT, 219 ID_AA64MMFR1_EL1_TWED_MASK, 1U, ENABLE_FEAT_TWED) 220 221 /* FEAT_FGT: Fine-grained traps */ 222 CREATE_FEATURE_FUNCS(feat_fgt, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_FGT_SHIFT, 223 ID_AA64MMFR0_EL1_FGT_MASK, 1U, ENABLE_FEAT_FGT) 224 225 /* FEAT_FGT2: Fine-grained traps extended */ 226 CREATE_FEATURE_FUNCS(feat_fgt2, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_FGT_SHIFT, 227 ID_AA64MMFR0_EL1_FGT_MASK, FGT2_IMPLEMENTED, ENABLE_FEAT_FGT2) 228 229 /* FEAT_ECV: Enhanced Counter Virtualization */ 230 CREATE_FEATURE_FUNCS(feat_ecv, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_ECV_SHIFT, 231 ID_AA64MMFR0_EL1_ECV_MASK, 1U, ENABLE_FEAT_ECV) 232 CREATE_FEATURE_FUNCS(feat_ecv_v2, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_ECV_SHIFT, 233 ID_AA64MMFR0_EL1_ECV_MASK, ID_AA64MMFR0_EL1_ECV_SELF_SYNCH, ENABLE_FEAT_ECV) 234 235 /* FEAT_RNG: Random number generator */ 236 CREATE_FEATURE_FUNCS(feat_rng, id_aa64isar0_el1, ID_AA64ISAR0_RNDR_SHIFT, 237 ID_AA64ISAR0_RNDR_MASK, 1U, ENABLE_FEAT_RNG) 238 239 /* FEAT_TCR2: Support TCR2_ELx regs */ 240 CREATE_FEATURE_FUNCS(feat_tcr2, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_TCRX_SHIFT, 241 ID_AA64MMFR3_EL1_TCRX_MASK, 1U, ENABLE_FEAT_TCR2) 242 243 /* FEAT_S2POE */ 244 CREATE_FEATURE_FUNCS(feat_s2poe, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S2POE_SHIFT, 245 ID_AA64MMFR3_EL1_S2POE_MASK, 1U, ENABLE_FEAT_S2POE) 246 247 /* FEAT_S1POE */ 248 CREATE_FEATURE_FUNCS(feat_s1poe, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S1POE_SHIFT, 249 ID_AA64MMFR3_EL1_S1POE_MASK, 1U, ENABLE_FEAT_S1POE) 250 251 __attribute__((always_inline)) 252 static inline bool is_feat_sxpoe_supported(void) 253 { 254 return is_feat_s1poe_supported() || is_feat_s2poe_supported(); 255 } 256 257 /* FEAT_S2PIE */ 258 CREATE_FEATURE_FUNCS(feat_s2pie, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S2PIE_SHIFT, 259 ID_AA64MMFR3_EL1_S2PIE_MASK, 1U, ENABLE_FEAT_S2PIE) 260 261 /* FEAT_S1PIE */ 262 CREATE_FEATURE_FUNCS(feat_s1pie, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S1PIE_SHIFT, 263 ID_AA64MMFR3_EL1_S1PIE_MASK, 1U, ENABLE_FEAT_S1PIE) 264 265 __attribute__((always_inline)) 266 static inline bool is_feat_sxpie_supported(void) 267 { 268 return is_feat_s1pie_supported() || is_feat_s2pie_supported(); 269 } 270 271 /* FEAT_GCS: Guarded Control Stack */ 272 CREATE_FEATURE_FUNCS(feat_gcs, id_aa64pfr1_el1, ID_AA64PFR1_EL1_GCS_SHIFT, 273 ID_AA64PFR1_EL1_GCS_MASK, 1U, ENABLE_FEAT_GCS) 274 275 /* FEAT_AMU: Activity Monitors Extension */ 276 CREATE_FEATURE_FUNCS(feat_amu, id_aa64pfr0_el1, ID_AA64PFR0_AMU_SHIFT, 277 ID_AA64PFR0_AMU_MASK, 1U, ENABLE_FEAT_AMU) 278 279 /* FEAT_AMUV1P1: AMU Extension v1.1 */ 280 CREATE_FEATURE_FUNCS(feat_amuv1p1, id_aa64pfr0_el1, ID_AA64PFR0_AMU_SHIFT, 281 ID_AA64PFR0_AMU_MASK, ID_AA64PFR0_AMU_V1P1, ENABLE_FEAT_AMUv1p1) 282 283 /* 284 * Return MPAM version: 285 * 286 * 0x00: None Armv8.0 or later 287 * 0x01: v0.1 Armv8.4 or later 288 * 0x10: v1.0 Armv8.2 or later 289 * 0x11: v1.1 Armv8.4 or later 290 * 291 */ 292 __attribute__((always_inline)) 293 static inline bool is_feat_mpam_present(void) 294 { 295 unsigned int ret = (unsigned int)((((read_id_aa64pfr0_el1() >> 296 ID_AA64PFR0_MPAM_SHIFT) & ID_AA64PFR0_MPAM_MASK) << 4) | 297 ((read_id_aa64pfr1_el1() >> ID_AA64PFR1_MPAM_FRAC_SHIFT) 298 & ID_AA64PFR1_MPAM_FRAC_MASK)); 299 return ret; 300 } 301 302 CREATE_FEATURE_SUPPORTED(feat_mpam, is_feat_mpam_present, ENABLE_FEAT_MPAM) 303 304 /* 305 * FEAT_DebugV8P9: Debug extension. This function checks the field 3:0 of 306 * ID_AA64DFR0 Aarch64 Debug Feature Register 0 for the version of 307 * Feat_Debug supported. The value of the field determines feature presence 308 * 309 * 0b0110 - Arm v8.0 debug 310 * 0b0111 - Arm v8.0 debug architecture with Virtualization host extensions 311 * 0x1000 - FEAT_Debugv8p2 is supported 312 * 0x1001 - FEAT_Debugv8p4 is supported 313 * 0x1010 - FEAT_Debugv8p8 is supported 314 * 0x1011 - FEAT_Debugv8p9 is supported 315 * 316 */ 317 CREATE_FEATURE_FUNCS(feat_debugv8p9, id_aa64dfr0_el1, ID_AA64DFR0_DEBUGVER_SHIFT, 318 ID_AA64DFR0_DEBUGVER_MASK, DEBUGVER_V8P9_IMPLEMENTED, 319 ENABLE_FEAT_DEBUGV8P9) 320 321 /* FEAT_HCX: Extended Hypervisor Configuration Register */ 322 CREATE_FEATURE_FUNCS(feat_hcx, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_HCX_SHIFT, 323 ID_AA64MMFR1_EL1_HCX_MASK, 1U, ENABLE_FEAT_HCX) 324 325 /* FEAT_RNG_TRAP: Trapping support */ 326 CREATE_FEATURE_PRESENT(feat_rng_trap, id_aa64pfr1_el1, ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT, 327 ID_AA64PFR1_EL1_RNDR_TRAP_MASK, RNG_TRAP_IMPLEMENTED) 328 329 /* Return the RME version, zero if not supported. */ 330 CREATE_FEATURE_FUNCS(feat_rme, id_aa64pfr0_el1, ID_AA64PFR0_FEAT_RME_SHIFT, 331 ID_AA64PFR0_FEAT_RME_MASK, 1U, ENABLE_RME) 332 333 /* FEAT_SB: Speculation barrier instruction */ 334 CREATE_FEATURE_PRESENT(feat_sb, id_aa64isar1_el1, ID_AA64ISAR1_SB_SHIFT, 335 ID_AA64ISAR1_SB_MASK, 1U) 336 337 /* 338 * FEAT_CSV2: Cache Speculation Variant 2. This checks bit fields[56-59] 339 * of id_aa64pfr0_el1 register and can be used to check for below features: 340 * FEAT_CSV2_2: Cache Speculation Variant CSV2_2. 341 * FEAT_CSV2_3: Cache Speculation Variant CSV2_3. 342 * 0b0000 - Feature FEAT_CSV2 is not implemented. 343 * 0b0001 - Feature FEAT_CSV2 is implemented, but FEAT_CSV2_2 and FEAT_CSV2_3 344 * are not implemented. 345 * 0b0010 - Feature FEAT_CSV2_2 is implemented but FEAT_CSV2_3 is not 346 * implemented. 347 * 0b0011 - Feature FEAT_CSV2_3 is implemented. 348 */ 349 350 CREATE_FEATURE_FUNCS(feat_csv2_2, id_aa64pfr0_el1, ID_AA64PFR0_CSV2_SHIFT, 351 ID_AA64PFR0_CSV2_MASK, CSV2_2_IMPLEMENTED, ENABLE_FEAT_CSV2_2) 352 CREATE_FEATURE_FUNCS(feat_csv2_3, id_aa64pfr0_el1, ID_AA64PFR0_CSV2_SHIFT, 353 ID_AA64PFR0_CSV2_MASK, CSV2_3_IMPLEMENTED, ENABLE_FEAT_CSV2_3) 354 355 /* FEAT_SPE: Statistical Profiling Extension */ 356 CREATE_FEATURE_FUNCS(feat_spe, id_aa64dfr0_el1, ID_AA64DFR0_PMS_SHIFT, 357 ID_AA64DFR0_PMS_MASK, 1U, ENABLE_SPE_FOR_NS) 358 359 /* FEAT_SVE: Scalable Vector Extension */ 360 CREATE_FEATURE_FUNCS(feat_sve, id_aa64pfr0_el1, ID_AA64PFR0_SVE_SHIFT, 361 ID_AA64PFR0_SVE_MASK, 1U, ENABLE_SVE_FOR_NS) 362 363 /* FEAT_RAS: Reliability, Accessibility, Serviceability */ 364 CREATE_FEATURE_FUNCS(feat_ras, id_aa64pfr0_el1, ID_AA64PFR0_RAS_SHIFT, 365 ID_AA64PFR0_RAS_MASK, 1U, ENABLE_FEAT_RAS) 366 367 /* FEAT_DIT: Data Independent Timing instructions */ 368 CREATE_FEATURE_FUNCS(feat_dit, id_aa64pfr0_el1, ID_AA64PFR0_DIT_SHIFT, 369 ID_AA64PFR0_DIT_MASK, 1U, ENABLE_FEAT_DIT) 370 371 /* FEAT_SYS_REG_TRACE */ 372 CREATE_FEATURE_FUNCS(feat_sys_reg_trace, id_aa64dfr0_el1, ID_AA64DFR0_TRACEVER_SHIFT, 373 ID_AA64DFR0_TRACEVER_MASK, 1U, ENABLE_SYS_REG_TRACE_FOR_NS) 374 375 /* FEAT_TRF: TraceFilter */ 376 CREATE_FEATURE_FUNCS(feat_trf, id_aa64dfr0_el1, ID_AA64DFR0_TRACEFILT_SHIFT, 377 ID_AA64DFR0_TRACEFILT_MASK, 1U, ENABLE_TRF_FOR_NS) 378 379 /* FEAT_NV2: Enhanced Nested Virtualization */ 380 CREATE_FEATURE_FUNCS(feat_nv, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_NV_SHIFT, 381 ID_AA64MMFR2_EL1_NV_MASK, 1U, 0U) 382 CREATE_FEATURE_FUNCS(feat_nv2, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_NV_SHIFT, 383 ID_AA64MMFR2_EL1_NV_MASK, NV2_IMPLEMENTED, CTX_INCLUDE_NEVE_REGS) 384 385 /* FEAT_BRBE: Branch Record Buffer Extension */ 386 CREATE_FEATURE_FUNCS(feat_brbe, id_aa64dfr0_el1, ID_AA64DFR0_BRBE_SHIFT, 387 ID_AA64DFR0_BRBE_MASK, 1U, ENABLE_BRBE_FOR_NS) 388 389 /* FEAT_TRBE: Trace Buffer Extension */ 390 CREATE_FEATURE_FUNCS(feat_trbe, id_aa64dfr0_el1, ID_AA64DFR0_TRACEBUFFER_SHIFT, 391 ID_AA64DFR0_TRACEBUFFER_MASK, 1U, ENABLE_TRBE_FOR_NS) 392 393 /* FEAT_SME_FA64: Full A64 Instruction support in streaming SVE mode */ 394 CREATE_FEATURE_PRESENT(feat_sme_fa64, id_aa64smfr0_el1, ID_AA64SMFR0_EL1_SME_FA64_SHIFT, 395 ID_AA64SMFR0_EL1_SME_FA64_MASK, 1U) 396 397 /* FEAT_SMEx: Scalar Matrix Extension */ 398 CREATE_FEATURE_FUNCS(feat_sme, id_aa64pfr1_el1, ID_AA64PFR1_EL1_SME_SHIFT, 399 ID_AA64PFR1_EL1_SME_MASK, 1U, ENABLE_SME_FOR_NS) 400 401 CREATE_FEATURE_FUNCS(feat_sme2, id_aa64pfr1_el1, ID_AA64PFR1_EL1_SME_SHIFT, 402 ID_AA64PFR1_EL1_SME_MASK, SME2_IMPLEMENTED, ENABLE_SME2_FOR_NS) 403 404 /******************************************************************************* 405 * Function to get hardware granularity support 406 ******************************************************************************/ 407 408 __attribute__((always_inline)) 409 static inline bool is_feat_tgran4K_present(void) 410 { 411 unsigned int tgranx = ISOLATE_FIELD(read_id_aa64mmfr0_el1(), 412 ID_AA64MMFR0_EL1_TGRAN4_SHIFT, ID_REG_FIELD_MASK); 413 return (tgranx < 8U); 414 } 415 416 CREATE_FEATURE_PRESENT(feat_tgran16K, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_TGRAN16_SHIFT, 417 ID_AA64MMFR0_EL1_TGRAN16_MASK, TGRAN16_IMPLEMENTED) 418 419 __attribute__((always_inline)) 420 static inline bool is_feat_tgran64K_present(void) 421 { 422 unsigned int tgranx = ISOLATE_FIELD(read_id_aa64mmfr0_el1(), 423 ID_AA64MMFR0_EL1_TGRAN64_SHIFT, ID_REG_FIELD_MASK); 424 return (tgranx < 8U); 425 } 426 427 /* FEAT_PMUV3 */ 428 CREATE_FEATURE_PRESENT(feat_pmuv3, id_aa64dfr0_el1, ID_AA64DFR0_PMUVER_SHIFT, 429 ID_AA64DFR0_PMUVER_MASK, 1U) 430 431 /* FEAT_MTPMU */ 432 __attribute__((always_inline)) 433 static inline bool is_feat_mtpmu_present(void) 434 { 435 unsigned int mtpmu = ISOLATE_FIELD(read_id_aa64dfr0_el1(), ID_AA64DFR0_MTPMU_SHIFT, 436 ID_AA64DFR0_MTPMU_MASK); 437 return (mtpmu != 0U) && (mtpmu != MTPMU_NOT_IMPLEMENTED); 438 } 439 440 CREATE_FEATURE_SUPPORTED(feat_mtpmu, is_feat_mtpmu_present, DISABLE_MTPMU) 441 442 #endif /* ARCH_FEATURES_H */ 443