xref: /rk3399_ARM-atf/include/arch/aarch64/arch_features.h (revision 306551362c15c3be7d118b549c7c99290716d5d6)
1 /*
2  * Copyright (c) 2019-2024, Arm Limited. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef ARCH_FEATURES_H
8 #define ARCH_FEATURES_H
9 
10 #include <stdbool.h>
11 
12 #include <arch_helpers.h>
13 #include <common/feat_detect.h>
14 
15 #define ISOLATE_FIELD(reg, feat, mask)						\
16 	((unsigned int)(((reg) >> (feat)) & mask))
17 
18 #define CREATE_FEATURE_SUPPORTED(name, read_func, guard)			\
19 __attribute__((always_inline))							\
20 static inline bool is_ ## name ## _supported(void)				\
21 {										\
22 	if ((guard) == FEAT_STATE_DISABLED) {					\
23 		return false;							\
24 	}									\
25 	if ((guard) == FEAT_STATE_ALWAYS) {					\
26 		return true;							\
27 	}									\
28 	return read_func();							\
29 }
30 
31 #define CREATE_FEATURE_PRESENT(name, idreg, idfield, mask, idval)		\
32 __attribute__((always_inline))							\
33 static inline bool is_ ## name ## _present(void)				\
34 {										\
35 	return (ISOLATE_FIELD(read_ ## idreg(), idfield, mask) >= idval) 	\
36 		? true : false; 						\
37 }
38 
39 #define CREATE_FEATURE_FUNCS(name, idreg, idfield, mask, idval, guard)		\
40 CREATE_FEATURE_PRESENT(name, idreg, idfield, mask, idval)			\
41 CREATE_FEATURE_SUPPORTED(name, is_ ## name ## _present, guard)
42 
43 
44 /* +----------------------------+
45  * |	Features supported	|
46  * +----------------------------+
47  * |	GENTIMER		|
48  * +----------------------------+
49  * |	FEAT_PAN		|
50  * +----------------------------+
51  * |	FEAT_VHE		|
52  * +----------------------------+
53  * |	FEAT_TTCNP		|
54  * +----------------------------+
55  * |	FEAT_UAO		|
56  * +----------------------------+
57  * |	FEAT_PACQARMA3		|
58  * +----------------------------+
59  * |	FEAT_PAUTH		|
60  * +----------------------------+
61  * |	FEAT_TTST		|
62  * +----------------------------+
63  * |	FEAT_BTI		|
64  * +----------------------------+
65  * |	FEAT_MTE2		|
66  * +----------------------------+
67  * |	FEAT_SSBS		|
68  * +----------------------------+
69  * |	FEAT_NMI		|
70  * +----------------------------+
71  * |	FEAT_GCS		|
72  * +----------------------------+
73  * |	FEAT_EBEP		|
74  * +----------------------------+
75  * |	FEAT_SEBEP		|
76  * +----------------------------+
77  * |	FEAT_SEL2		|
78  * +----------------------------+
79  * |	FEAT_TWED		|
80  * +----------------------------+
81  * |	FEAT_FGT		|
82  * +----------------------------+
83  * |	FEAT_EC/ECV2		|
84  * +----------------------------+
85  * |	FEAT_RNG		|
86  * +----------------------------+
87  * |	FEAT_TCR2		|
88  * +----------------------------+
89  * |	FEAT_S2POE		|
90  * +----------------------------+
91  * |	FEAT_S1POE		|
92  * +----------------------------+
93  * |	FEAT_S2PIE		|
94  * +----------------------------+
95  * |	FEAT_S1PIE		|
96  * +----------------------------+
97  * |	FEAT_AMU/AMUV1P1	|
98  * +----------------------------+
99  * |	FEAT_MPAM		|
100  * +----------------------------+
101  * |	FEAT_HCX		|
102  * +----------------------------+
103  * |	FEAT_RNG_TRAP		|
104  * +----------------------------+
105  * |	FEAT_RME		|
106  * +----------------------------+
107  * |	FEAT_SB			|
108  * +----------------------------+
109  * |	FEAT_CSV2/CSV3		|
110  * +----------------------------+
111  * |	FEAT_SPE		|
112  * +----------------------------+
113  * |	FEAT_SVE		|
114  * +----------------------------+
115  * |	FEAT_RAS		|
116  * +----------------------------+
117  * |	FEAT_DIT		|
118  * +----------------------------+
119  * |	FEAT_SYS_REG_TRACE	|
120  * +----------------------------+
121  * |	FEAT_TRF		|
122  * +----------------------------+
123  * |	FEAT_NV/NV2		|
124  * +----------------------------+
125  * |	FEAT_BRBE		|
126  * +----------------------------+
127  * |	FEAT_TRBE		|
128  * +----------------------------+
129  * |	FEAT_SME/SME2		|
130  * +----------------------------+
131  * |	FEAT_PMUV3		|
132  * +----------------------------+
133  * |	FEAT_MTPMU		|
134  * +----------------------------+
135  * |	FEAT_FGT2		|
136  * +----------------------------+
137  * |	FEAT_THE		|
138  * +----------------------------+
139  * |	FEAT_SCTLR2		|
140  * +----------------------------+
141  * |	FEAT_D128		|
142  * +----------------------------+
143  */
144 
145 __attribute__((always_inline))
146 static inline bool is_armv7_gentimer_present(void)
147 {
148 	/* The Generic Timer is always present in an ARMv8-A implementation */
149 	return true;
150 }
151 
152 /* FEAT_PAN: Privileged access never */
153 CREATE_FEATURE_FUNCS(feat_pan, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_PAN_SHIFT,
154 		     ID_AA64MMFR1_EL1_PAN_MASK, 1U, ENABLE_FEAT_PAN)
155 
156 /* FEAT_VHE: Virtualization Host Extensions */
157 CREATE_FEATURE_FUNCS(feat_vhe, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_VHE_SHIFT,
158 		     ID_AA64MMFR1_EL1_VHE_MASK, 1U, ENABLE_FEAT_VHE)
159 
160 /* FEAT_TTCNP: Translation table common not private */
161 CREATE_FEATURE_PRESENT(feat_ttcnp, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_CNP_SHIFT,
162 			ID_AA64MMFR2_EL1_CNP_MASK, 1U)
163 
164 /* FEAT_UAO: User access override */
165 CREATE_FEATURE_PRESENT(feat_uao, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_UAO_SHIFT,
166 			ID_AA64MMFR2_EL1_UAO_MASK, 1U)
167 
168 /* If any of the fields is not zero, QARMA3 algorithm is present */
169 CREATE_FEATURE_PRESENT(feat_pacqarma3, id_aa64isar2_el1, 0,
170 			((ID_AA64ISAR2_GPA3_MASK << ID_AA64ISAR2_GPA3_SHIFT) |
171 			(ID_AA64ISAR2_APA3_MASK << ID_AA64ISAR2_APA3_SHIFT)), 1U)
172 
173 /* PAUTH */
174 __attribute__((always_inline))
175 static inline bool is_armv8_3_pauth_present(void)
176 {
177 	uint64_t mask_id_aa64isar1 =
178 		(ID_AA64ISAR1_GPI_MASK << ID_AA64ISAR1_GPI_SHIFT) |
179 		(ID_AA64ISAR1_GPA_MASK << ID_AA64ISAR1_GPA_SHIFT) |
180 		(ID_AA64ISAR1_API_MASK << ID_AA64ISAR1_API_SHIFT) |
181 		(ID_AA64ISAR1_APA_MASK << ID_AA64ISAR1_APA_SHIFT);
182 
183 	/*
184 	 * If any of the fields is not zero or QARMA3 is present,
185 	 * PAuth is present
186 	 */
187 	return ((read_id_aa64isar1_el1() & mask_id_aa64isar1) != 0U ||
188 		is_feat_pacqarma3_present());
189 }
190 
191 /* FEAT_TTST: Small translation tables */
192 CREATE_FEATURE_PRESENT(feat_ttst, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_ST_SHIFT,
193 			ID_AA64MMFR2_EL1_ST_MASK, 1U)
194 
195 /* FEAT_BTI: Branch target identification */
196 CREATE_FEATURE_PRESENT(feat_bti, id_aa64pfr1_el1, ID_AA64PFR1_EL1_BT_SHIFT,
197 			ID_AA64PFR1_EL1_BT_MASK, BTI_IMPLEMENTED)
198 
199 /* FEAT_MTE2: Memory tagging extension */
200 CREATE_FEATURE_FUNCS(feat_mte2, id_aa64pfr1_el1, ID_AA64PFR1_EL1_MTE_SHIFT,
201 		     ID_AA64PFR1_EL1_MTE_MASK, MTE_IMPLEMENTED_ELX, ENABLE_FEAT_MTE2)
202 
203 /* FEAT_SSBS: Speculative store bypass safe */
204 CREATE_FEATURE_PRESENT(feat_ssbs, id_aa64pfr1_el1, ID_AA64PFR1_EL1_SSBS_SHIFT,
205 			ID_AA64PFR1_EL1_SSBS_MASK, 1U)
206 
207 /* FEAT_NMI: Non-maskable interrupts */
208 CREATE_FEATURE_PRESENT(feat_nmi, id_aa64pfr1_el1, ID_AA64PFR1_EL1_NMI_SHIFT,
209 			ID_AA64PFR1_EL1_NMI_MASK, NMI_IMPLEMENTED)
210 
211 /* FEAT_EBEP */
212 CREATE_FEATURE_PRESENT(feat_ebep, id_aa64dfr1_el1, ID_AA64DFR1_EBEP_SHIFT,
213 			ID_AA64DFR1_EBEP_MASK, EBEP_IMPLEMENTED)
214 
215 /* FEAT_SEBEP */
216 CREATE_FEATURE_PRESENT(feat_sebep, id_aa64dfr0_el1, ID_AA64DFR0_SEBEP_SHIFT,
217 			ID_AA64DFR0_SEBEP_MASK, SEBEP_IMPLEMENTED)
218 
219 /* FEAT_SEL2: Secure EL2 */
220 CREATE_FEATURE_FUNCS(feat_sel2, id_aa64pfr0_el1, ID_AA64PFR0_SEL2_SHIFT,
221 		     ID_AA64PFR0_SEL2_MASK, 1U, ENABLE_FEAT_SEL2)
222 
223 /* FEAT_TWED: Delayed trapping of WFE */
224 CREATE_FEATURE_FUNCS(feat_twed, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_TWED_SHIFT,
225 		     ID_AA64MMFR1_EL1_TWED_MASK, 1U, ENABLE_FEAT_TWED)
226 
227 /* FEAT_FGT: Fine-grained traps */
228 CREATE_FEATURE_FUNCS(feat_fgt, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_FGT_SHIFT,
229 		     ID_AA64MMFR0_EL1_FGT_MASK, 1U, ENABLE_FEAT_FGT)
230 
231 /* FEAT_FGT2: Fine-grained traps extended */
232 CREATE_FEATURE_FUNCS(feat_fgt2, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_FGT_SHIFT,
233 		     ID_AA64MMFR0_EL1_FGT_MASK, FGT2_IMPLEMENTED, ENABLE_FEAT_FGT2)
234 
235 /* FEAT_ECV: Enhanced Counter Virtualization */
236 CREATE_FEATURE_FUNCS(feat_ecv, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_ECV_SHIFT,
237 		     ID_AA64MMFR0_EL1_ECV_MASK, 1U, ENABLE_FEAT_ECV)
238 CREATE_FEATURE_FUNCS(feat_ecv_v2, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_ECV_SHIFT,
239 		     ID_AA64MMFR0_EL1_ECV_MASK, ID_AA64MMFR0_EL1_ECV_SELF_SYNCH, ENABLE_FEAT_ECV)
240 
241 /* FEAT_RNG: Random number generator */
242 CREATE_FEATURE_FUNCS(feat_rng, id_aa64isar0_el1, ID_AA64ISAR0_RNDR_SHIFT,
243 		     ID_AA64ISAR0_RNDR_MASK, 1U, ENABLE_FEAT_RNG)
244 
245 /* FEAT_TCR2: Support TCR2_ELx regs */
246 CREATE_FEATURE_FUNCS(feat_tcr2, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_TCRX_SHIFT,
247 		     ID_AA64MMFR3_EL1_TCRX_MASK, 1U, ENABLE_FEAT_TCR2)
248 
249 /* FEAT_S2POE */
250 CREATE_FEATURE_FUNCS(feat_s2poe, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S2POE_SHIFT,
251 		     ID_AA64MMFR3_EL1_S2POE_MASK, 1U, ENABLE_FEAT_S2POE)
252 
253 /* FEAT_S1POE */
254 CREATE_FEATURE_FUNCS(feat_s1poe, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S1POE_SHIFT,
255 		     ID_AA64MMFR3_EL1_S1POE_MASK, 1U, ENABLE_FEAT_S1POE)
256 
257 __attribute__((always_inline))
258 static inline bool is_feat_sxpoe_supported(void)
259 {
260 	return is_feat_s1poe_supported() || is_feat_s2poe_supported();
261 }
262 
263 /* FEAT_S2PIE */
264 CREATE_FEATURE_FUNCS(feat_s2pie, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S2PIE_SHIFT,
265 		     ID_AA64MMFR3_EL1_S2PIE_MASK, 1U, ENABLE_FEAT_S2PIE)
266 
267 /* FEAT_S1PIE */
268 CREATE_FEATURE_FUNCS(feat_s1pie, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S1PIE_SHIFT,
269 		     ID_AA64MMFR3_EL1_S1PIE_MASK, 1U, ENABLE_FEAT_S1PIE)
270 
271 /* FEAT_THE: Translation Hardening Extension */
272 CREATE_FEATURE_FUNCS(feat_the, id_aa64pfr1_el1, ID_AA64PFR1_EL1_THE_SHIFT,
273 		     ID_AA64PFR1_EL1_THE_MASK, THE_IMPLEMENTED, ENABLE_FEAT_THE)
274 
275 /* FEAT_SCTLR2 */
276 CREATE_FEATURE_FUNCS(feat_sctlr2, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_SCTLR2_SHIFT,
277 		     ID_AA64MMFR3_EL1_SCTLR2_MASK, SCTLR2_IMPLEMENTED,
278 		     ENABLE_FEAT_SCTLR2)
279 
280 /* FEAT_D128 */
281 CREATE_FEATURE_FUNCS(feat_d128, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_D128_SHIFT,
282 		     ID_AA64MMFR3_EL1_D128_MASK, D128_IMPLEMENTED,
283 		     ENABLE_FEAT_D128)
284 
285 __attribute__((always_inline))
286 static inline bool is_feat_sxpie_supported(void)
287 {
288 	return is_feat_s1pie_supported() || is_feat_s2pie_supported();
289 }
290 
291 /* FEAT_GCS: Guarded Control Stack */
292 CREATE_FEATURE_FUNCS(feat_gcs, id_aa64pfr1_el1, ID_AA64PFR1_EL1_GCS_SHIFT,
293 		     ID_AA64PFR1_EL1_GCS_MASK, 1U, ENABLE_FEAT_GCS)
294 
295 /* FEAT_AMU: Activity Monitors Extension */
296 CREATE_FEATURE_FUNCS(feat_amu, id_aa64pfr0_el1, ID_AA64PFR0_AMU_SHIFT,
297 		     ID_AA64PFR0_AMU_MASK, 1U, ENABLE_FEAT_AMU)
298 
299 /* FEAT_AMUV1P1: AMU Extension v1.1 */
300 CREATE_FEATURE_FUNCS(feat_amuv1p1, id_aa64pfr0_el1, ID_AA64PFR0_AMU_SHIFT,
301 		     ID_AA64PFR0_AMU_MASK, ID_AA64PFR0_AMU_V1P1, ENABLE_FEAT_AMUv1p1)
302 
303 /*
304  * Return MPAM version:
305  *
306  * 0x00: None Armv8.0 or later
307  * 0x01: v0.1 Armv8.4 or later
308  * 0x10: v1.0 Armv8.2 or later
309  * 0x11: v1.1 Armv8.4 or later
310  *
311  */
312 __attribute__((always_inline))
313 static inline bool is_feat_mpam_present(void)
314 {
315 	unsigned int ret = (unsigned int)((((read_id_aa64pfr0_el1() >>
316 		ID_AA64PFR0_MPAM_SHIFT) & ID_AA64PFR0_MPAM_MASK) << 4) |
317 		((read_id_aa64pfr1_el1() >> ID_AA64PFR1_MPAM_FRAC_SHIFT)
318 			& ID_AA64PFR1_MPAM_FRAC_MASK));
319 	return ret;
320 }
321 
322 CREATE_FEATURE_SUPPORTED(feat_mpam, is_feat_mpam_present, ENABLE_FEAT_MPAM)
323 
324 /*
325  * FEAT_DebugV8P9: Debug extension. This function checks the field 3:0 of
326  * ID_AA64DFR0 Aarch64 Debug Feature Register 0 for the version of
327  * Feat_Debug supported. The value of the field determines feature presence
328  *
329  * 0b0110 - Arm v8.0 debug
330  * 0b0111 - Arm v8.0 debug architecture with Virtualization host extensions
331  * 0x1000 - FEAT_Debugv8p2 is supported
332  * 0x1001 - FEAT_Debugv8p4 is supported
333  * 0x1010 - FEAT_Debugv8p8 is supported
334  * 0x1011 - FEAT_Debugv8p9 is supported
335  *
336  */
337 CREATE_FEATURE_FUNCS(feat_debugv8p9, id_aa64dfr0_el1, ID_AA64DFR0_DEBUGVER_SHIFT,
338 		ID_AA64DFR0_DEBUGVER_MASK, DEBUGVER_V8P9_IMPLEMENTED,
339 		ENABLE_FEAT_DEBUGV8P9)
340 
341 /* FEAT_HCX: Extended Hypervisor Configuration Register */
342 CREATE_FEATURE_FUNCS(feat_hcx, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_HCX_SHIFT,
343 		     ID_AA64MMFR1_EL1_HCX_MASK, 1U, ENABLE_FEAT_HCX)
344 
345 /* FEAT_RNG_TRAP: Trapping support */
346 CREATE_FEATURE_PRESENT(feat_rng_trap, id_aa64pfr1_el1, ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT,
347 		      ID_AA64PFR1_EL1_RNDR_TRAP_MASK, RNG_TRAP_IMPLEMENTED)
348 
349 /* Return the RME version, zero if not supported. */
350 CREATE_FEATURE_FUNCS(feat_rme, id_aa64pfr0_el1, ID_AA64PFR0_FEAT_RME_SHIFT,
351 		    ID_AA64PFR0_FEAT_RME_MASK, 1U, ENABLE_RME)
352 
353 /* FEAT_SB: Speculation barrier instruction */
354 CREATE_FEATURE_PRESENT(feat_sb, id_aa64isar1_el1, ID_AA64ISAR1_SB_SHIFT,
355 		       ID_AA64ISAR1_SB_MASK, 1U)
356 
357 /*
358  * FEAT_CSV2: Cache Speculation Variant 2. This checks bit fields[56-59]
359  * of id_aa64pfr0_el1 register and can be used to check for below features:
360  * FEAT_CSV2_2: Cache Speculation Variant CSV2_2.
361  * FEAT_CSV2_3: Cache Speculation Variant CSV2_3.
362  * 0b0000 - Feature FEAT_CSV2 is not implemented.
363  * 0b0001 - Feature FEAT_CSV2 is implemented, but FEAT_CSV2_2 and FEAT_CSV2_3
364  *          are not implemented.
365  * 0b0010 - Feature FEAT_CSV2_2 is implemented but FEAT_CSV2_3 is not
366  *          implemented.
367  * 0b0011 - Feature FEAT_CSV2_3 is implemented.
368  */
369 
370 CREATE_FEATURE_FUNCS(feat_csv2_2, id_aa64pfr0_el1, ID_AA64PFR0_CSV2_SHIFT,
371 		     ID_AA64PFR0_CSV2_MASK, CSV2_2_IMPLEMENTED, ENABLE_FEAT_CSV2_2)
372 CREATE_FEATURE_FUNCS(feat_csv2_3, id_aa64pfr0_el1, ID_AA64PFR0_CSV2_SHIFT,
373 		     ID_AA64PFR0_CSV2_MASK, CSV2_3_IMPLEMENTED, ENABLE_FEAT_CSV2_3)
374 
375 /* FEAT_SPE: Statistical Profiling Extension */
376 CREATE_FEATURE_FUNCS(feat_spe, id_aa64dfr0_el1, ID_AA64DFR0_PMS_SHIFT,
377 		     ID_AA64DFR0_PMS_MASK, 1U, ENABLE_SPE_FOR_NS)
378 
379 /* FEAT_SVE: Scalable Vector Extension */
380 CREATE_FEATURE_FUNCS(feat_sve, id_aa64pfr0_el1, ID_AA64PFR0_SVE_SHIFT,
381 		     ID_AA64PFR0_SVE_MASK, 1U, ENABLE_SVE_FOR_NS)
382 
383 /* FEAT_RAS: Reliability, Accessibility, Serviceability */
384 CREATE_FEATURE_FUNCS(feat_ras, id_aa64pfr0_el1, ID_AA64PFR0_RAS_SHIFT,
385 		     ID_AA64PFR0_RAS_MASK, 1U, ENABLE_FEAT_RAS)
386 
387 /* FEAT_DIT: Data Independent Timing instructions */
388 CREATE_FEATURE_FUNCS(feat_dit, id_aa64pfr0_el1, ID_AA64PFR0_DIT_SHIFT,
389 		     ID_AA64PFR0_DIT_MASK, 1U, ENABLE_FEAT_DIT)
390 
391 /* FEAT_SYS_REG_TRACE */
392 CREATE_FEATURE_FUNCS(feat_sys_reg_trace, id_aa64dfr0_el1, ID_AA64DFR0_TRACEVER_SHIFT,
393 		    ID_AA64DFR0_TRACEVER_MASK, 1U, ENABLE_SYS_REG_TRACE_FOR_NS)
394 
395 /* FEAT_TRF: TraceFilter */
396 CREATE_FEATURE_FUNCS(feat_trf, id_aa64dfr0_el1, ID_AA64DFR0_TRACEFILT_SHIFT,
397 		     ID_AA64DFR0_TRACEFILT_MASK, 1U, ENABLE_TRF_FOR_NS)
398 
399 /* FEAT_NV2: Enhanced Nested Virtualization */
400 CREATE_FEATURE_FUNCS(feat_nv, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_NV_SHIFT,
401 		     ID_AA64MMFR2_EL1_NV_MASK, 1U, 0U)
402 CREATE_FEATURE_FUNCS(feat_nv2, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_NV_SHIFT,
403 		     ID_AA64MMFR2_EL1_NV_MASK, NV2_IMPLEMENTED, CTX_INCLUDE_NEVE_REGS)
404 
405 /* FEAT_BRBE: Branch Record Buffer Extension */
406 CREATE_FEATURE_FUNCS(feat_brbe, id_aa64dfr0_el1, ID_AA64DFR0_BRBE_SHIFT,
407 		     ID_AA64DFR0_BRBE_MASK, 1U, ENABLE_BRBE_FOR_NS)
408 
409 /* FEAT_TRBE: Trace Buffer Extension */
410 CREATE_FEATURE_FUNCS(feat_trbe, id_aa64dfr0_el1, ID_AA64DFR0_TRACEBUFFER_SHIFT,
411 		     ID_AA64DFR0_TRACEBUFFER_MASK, 1U, ENABLE_TRBE_FOR_NS)
412 
413 /* FEAT_SME_FA64: Full A64 Instruction support in streaming SVE mode */
414 CREATE_FEATURE_PRESENT(feat_sme_fa64, id_aa64smfr0_el1, ID_AA64SMFR0_EL1_SME_FA64_SHIFT,
415 		    ID_AA64SMFR0_EL1_SME_FA64_MASK, 1U)
416 
417 /* FEAT_SMEx: Scalar Matrix Extension */
418 CREATE_FEATURE_FUNCS(feat_sme, id_aa64pfr1_el1, ID_AA64PFR1_EL1_SME_SHIFT,
419 		     ID_AA64PFR1_EL1_SME_MASK, 1U, ENABLE_SME_FOR_NS)
420 
421 CREATE_FEATURE_FUNCS(feat_sme2, id_aa64pfr1_el1, ID_AA64PFR1_EL1_SME_SHIFT,
422 		     ID_AA64PFR1_EL1_SME_MASK, SME2_IMPLEMENTED, ENABLE_SME2_FOR_NS)
423 
424 /*******************************************************************************
425  * Function to get hardware granularity support
426  ******************************************************************************/
427 
428 __attribute__((always_inline))
429 static inline bool is_feat_tgran4K_present(void)
430 {
431 	unsigned int tgranx = ISOLATE_FIELD(read_id_aa64mmfr0_el1(),
432 			     ID_AA64MMFR0_EL1_TGRAN4_SHIFT, ID_REG_FIELD_MASK);
433 	return (tgranx < 8U);
434 }
435 
436 CREATE_FEATURE_PRESENT(feat_tgran16K, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_TGRAN16_SHIFT,
437 		       ID_AA64MMFR0_EL1_TGRAN16_MASK, TGRAN16_IMPLEMENTED)
438 
439 __attribute__((always_inline))
440 static inline bool is_feat_tgran64K_present(void)
441 {
442 	unsigned int tgranx = ISOLATE_FIELD(read_id_aa64mmfr0_el1(),
443 			     ID_AA64MMFR0_EL1_TGRAN64_SHIFT, ID_REG_FIELD_MASK);
444 	return (tgranx < 8U);
445 }
446 
447 /* FEAT_PMUV3 */
448 CREATE_FEATURE_PRESENT(feat_pmuv3, id_aa64dfr0_el1, ID_AA64DFR0_PMUVER_SHIFT,
449 		      ID_AA64DFR0_PMUVER_MASK, 1U)
450 
451 /* FEAT_MTPMU */
452 __attribute__((always_inline))
453 static inline bool is_feat_mtpmu_present(void)
454 {
455 	unsigned int mtpmu = ISOLATE_FIELD(read_id_aa64dfr0_el1(), ID_AA64DFR0_MTPMU_SHIFT,
456 					   ID_AA64DFR0_MTPMU_MASK);
457 	return (mtpmu != 0U) && (mtpmu != MTPMU_NOT_IMPLEMENTED);
458 }
459 
460 CREATE_FEATURE_SUPPORTED(feat_mtpmu, is_feat_mtpmu_present, DISABLE_MTPMU)
461 
462 #endif /* ARCH_FEATURES_H */
463