xref: /rk3399_ARM-atf/include/arch/aarch64/arch_features.h (revision 33e6aaacf1e8f327b33fe2db1f5e964b0adb41c7)
12559b2c8SAntonio Nino Diaz /*
20a33adc0SGovindraj Raja  * Copyright (c) 2019-2024, Arm Limited. All rights reserved.
32559b2c8SAntonio Nino Diaz  *
42559b2c8SAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
52559b2c8SAntonio Nino Diaz  */
62559b2c8SAntonio Nino Diaz 
72559b2c8SAntonio Nino Diaz #ifndef ARCH_FEATURES_H
82559b2c8SAntonio Nino Diaz #define ARCH_FEATURES_H
92559b2c8SAntonio Nino Diaz 
102559b2c8SAntonio Nino Diaz #include <stdbool.h>
112559b2c8SAntonio Nino Diaz 
122559b2c8SAntonio Nino Diaz #include <arch_helpers.h>
13ce485955SAndre Przywara #include <common/feat_detect.h>
142559b2c8SAntonio Nino Diaz 
15aaaf2cc3SSona Mathew #define ISOLATE_FIELD(reg, feat, mask)						\
16aaaf2cc3SSona Mathew 	((unsigned int)(((reg) >> (feat)) & mask))
17a8d5d3d5SAndre Przywara 
18aaaf2cc3SSona Mathew #define CREATE_FEATURE_SUPPORTED(name, read_func, guard)			\
19a8d5d3d5SAndre Przywara static inline bool is_ ## name ## _supported(void)				\
20a8d5d3d5SAndre Przywara {										\
21a8d5d3d5SAndre Przywara 	if ((guard) == FEAT_STATE_DISABLED) {					\
22a8d5d3d5SAndre Przywara 		return false;							\
23a8d5d3d5SAndre Przywara 	}									\
24a8d5d3d5SAndre Przywara 	if ((guard) == FEAT_STATE_ALWAYS) {					\
25a8d5d3d5SAndre Przywara 		return true;							\
26a8d5d3d5SAndre Przywara 	}									\
27aaaf2cc3SSona Mathew 	return read_func();							\
28a8d5d3d5SAndre Przywara }
29a8d5d3d5SAndre Przywara 
30aaaf2cc3SSona Mathew #define CREATE_FEATURE_PRESENT(name, idreg, idfield, mask, idval)		\
31aaaf2cc3SSona Mathew static inline bool is_ ## name ## _present(void)				\
32a8d5d3d5SAndre Przywara {										\
33aaaf2cc3SSona Mathew 	return (ISOLATE_FIELD(read_ ## idreg(), idfield, mask) >= idval) 	\
34aaaf2cc3SSona Mathew 		? true : false; 						\
35aaaf2cc3SSona Mathew }
36aaaf2cc3SSona Mathew 
37aaaf2cc3SSona Mathew #define CREATE_FEATURE_FUNCS(name, idreg, idfield, mask, idval, guard)		\
38aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(name, idreg, idfield, mask, idval)			\
39aaaf2cc3SSona Mathew CREATE_FEATURE_SUPPORTED(name, is_ ## name ## _present, guard)
40aaaf2cc3SSona Mathew 
41aaaf2cc3SSona Mathew 
42aaaf2cc3SSona Mathew /* +----------------------------+
43aaaf2cc3SSona Mathew  * |	Features supported	|
44aaaf2cc3SSona Mathew  * +----------------------------+
45aaaf2cc3SSona Mathew  * |	GENTIMER		|
46aaaf2cc3SSona Mathew  * +----------------------------+
47aaaf2cc3SSona Mathew  * |	FEAT_PAN		|
48aaaf2cc3SSona Mathew  * +----------------------------+
49aaaf2cc3SSona Mathew  * |	FEAT_VHE		|
50aaaf2cc3SSona Mathew  * +----------------------------+
51aaaf2cc3SSona Mathew  * |	FEAT_TTCNP		|
52aaaf2cc3SSona Mathew  * +----------------------------+
53aaaf2cc3SSona Mathew  * |	FEAT_UAO		|
54aaaf2cc3SSona Mathew  * +----------------------------+
55aaaf2cc3SSona Mathew  * |	FEAT_PACQARMA3		|
56aaaf2cc3SSona Mathew  * +----------------------------+
57aaaf2cc3SSona Mathew  * |	FEAT_PAUTH		|
58aaaf2cc3SSona Mathew  * +----------------------------+
59aaaf2cc3SSona Mathew  * |	FEAT_TTST		|
60aaaf2cc3SSona Mathew  * +----------------------------+
61aaaf2cc3SSona Mathew  * |	FEAT_BTI		|
62aaaf2cc3SSona Mathew  * +----------------------------+
63aaaf2cc3SSona Mathew  * |	FEAT_MTE2		|
64aaaf2cc3SSona Mathew  * +----------------------------+
65aaaf2cc3SSona Mathew  * |	FEAT_SSBS		|
66aaaf2cc3SSona Mathew  * +----------------------------+
67aaaf2cc3SSona Mathew  * |	FEAT_NMI		|
68aaaf2cc3SSona Mathew  * +----------------------------+
69aaaf2cc3SSona Mathew  * |	FEAT_GCS		|
70aaaf2cc3SSona Mathew  * +----------------------------+
71aaaf2cc3SSona Mathew  * |	FEAT_EBEP		|
72aaaf2cc3SSona Mathew  * +----------------------------+
73aaaf2cc3SSona Mathew  * |	FEAT_SEBEP		|
74aaaf2cc3SSona Mathew  * +----------------------------+
75aaaf2cc3SSona Mathew  * |	FEAT_SEL2		|
76aaaf2cc3SSona Mathew  * +----------------------------+
77aaaf2cc3SSona Mathew  * |	FEAT_TWED		|
78aaaf2cc3SSona Mathew  * +----------------------------+
79aaaf2cc3SSona Mathew  * |	FEAT_FGT		|
80aaaf2cc3SSona Mathew  * +----------------------------+
81aaaf2cc3SSona Mathew  * |	FEAT_EC/ECV2		|
82aaaf2cc3SSona Mathew  * +----------------------------+
83aaaf2cc3SSona Mathew  * |	FEAT_RNG		|
84aaaf2cc3SSona Mathew  * +----------------------------+
85aaaf2cc3SSona Mathew  * |	FEAT_TCR2		|
86aaaf2cc3SSona Mathew  * +----------------------------+
87aaaf2cc3SSona Mathew  * |	FEAT_S2POE		|
88aaaf2cc3SSona Mathew  * +----------------------------+
89aaaf2cc3SSona Mathew  * |	FEAT_S1POE		|
90aaaf2cc3SSona Mathew  * +----------------------------+
91aaaf2cc3SSona Mathew  * |	FEAT_S2PIE		|
92aaaf2cc3SSona Mathew  * +----------------------------+
93aaaf2cc3SSona Mathew  * |	FEAT_S1PIE		|
94aaaf2cc3SSona Mathew  * +----------------------------+
95aaaf2cc3SSona Mathew  * |	FEAT_AMU/AMUV1P1	|
96aaaf2cc3SSona Mathew  * +----------------------------+
97aaaf2cc3SSona Mathew  * |	FEAT_MPAM		|
98aaaf2cc3SSona Mathew  * +----------------------------+
99aaaf2cc3SSona Mathew  * |	FEAT_HCX		|
100aaaf2cc3SSona Mathew  * +----------------------------+
101aaaf2cc3SSona Mathew  * |	FEAT_RNG_TRAP		|
102aaaf2cc3SSona Mathew  * +----------------------------+
103aaaf2cc3SSona Mathew  * |	FEAT_RME		|
104aaaf2cc3SSona Mathew  * +----------------------------+
105aaaf2cc3SSona Mathew  * |	FEAT_SB			|
106aaaf2cc3SSona Mathew  * +----------------------------+
107aaaf2cc3SSona Mathew  * |	FEAT_CSV2/CSV3		|
108aaaf2cc3SSona Mathew  * +----------------------------+
109aaaf2cc3SSona Mathew  * |	FEAT_SPE		|
110aaaf2cc3SSona Mathew  * +----------------------------+
111aaaf2cc3SSona Mathew  * |	FEAT_SVE		|
112aaaf2cc3SSona Mathew  * +----------------------------+
113aaaf2cc3SSona Mathew  * |	FEAT_RAS		|
114aaaf2cc3SSona Mathew  * +----------------------------+
115aaaf2cc3SSona Mathew  * |	FEAT_DIT		|
116aaaf2cc3SSona Mathew  * +----------------------------+
117aaaf2cc3SSona Mathew  * |	FEAT_SYS_REG_TRACE	|
118aaaf2cc3SSona Mathew  * +----------------------------+
119aaaf2cc3SSona Mathew  * |	FEAT_TRF		|
120aaaf2cc3SSona Mathew  * +----------------------------+
121aaaf2cc3SSona Mathew  * |	FEAT_NV/NV2		|
122aaaf2cc3SSona Mathew  * +----------------------------+
123aaaf2cc3SSona Mathew  * |	FEAT_BRBE		|
124aaaf2cc3SSona Mathew  * +----------------------------+
125aaaf2cc3SSona Mathew  * |	FEAT_TRBE		|
126aaaf2cc3SSona Mathew  * +----------------------------+
127aaaf2cc3SSona Mathew  * |	FEAT_SME/SME2		|
128aaaf2cc3SSona Mathew  * +----------------------------+
129aaaf2cc3SSona Mathew  * |	FEAT_PMUV3		|
130aaaf2cc3SSona Mathew  * +----------------------------+
131aaaf2cc3SSona Mathew  * |	FEAT_MTPMU		|
132aaaf2cc3SSona Mathew  * +----------------------------+
133*33e6aaacSArvind Ram Prakash  * |	FEAT_FGT2		|
134*33e6aaacSArvind Ram Prakash  * +----------------------------+
135aaaf2cc3SSona Mathew  */
136fd1dd4cbSAndre Przywara 
13729a24134SAntonio Nino Diaz static inline bool is_armv7_gentimer_present(void)
13829a24134SAntonio Nino Diaz {
13929a24134SAntonio Nino Diaz 	/* The Generic Timer is always present in an ARMv8-A implementation */
14029a24134SAntonio Nino Diaz 	return true;
14129a24134SAntonio Nino Diaz }
14229a24134SAntonio Nino Diaz 
143aaaf2cc3SSona Mathew /* FEAT_PAN: Privileged access never */
144a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_pan, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_PAN_SHIFT,
145aaaf2cc3SSona Mathew 		     ID_AA64MMFR1_EL1_PAN_MASK, 1U, ENABLE_FEAT_PAN)
14630f05b4fSManish Pandey 
147aaaf2cc3SSona Mathew /* FEAT_VHE: Virtualization Host Extensions */
148a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_vhe, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_VHE_SHIFT,
149aaaf2cc3SSona Mathew 		     ID_AA64MMFR1_EL1_VHE_MASK, 1U, ENABLE_FEAT_VHE)
15037596fcbSDaniel Boulby 
151aaaf2cc3SSona Mathew /* FEAT_TTCNP: Translation table common not private */
152aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_ttcnp, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_CNP_SHIFT,
153aaaf2cc3SSona Mathew 			ID_AA64MMFR2_EL1_CNP_MASK, 1U)
1542559b2c8SAntonio Nino Diaz 
155aaaf2cc3SSona Mathew /* FEAT_UAO: User access override */
156aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_uao, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_UAO_SHIFT,
157aaaf2cc3SSona Mathew 			ID_AA64MMFR2_EL1_UAO_MASK, 1U)
1589ff5f754SJuan Pablo Conde 
1599ff5f754SJuan Pablo Conde /* If any of the fields is not zero, QARMA3 algorithm is present */
160aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_pacqarma3, id_aa64isar2_el1, 0,
161aaaf2cc3SSona Mathew 			((ID_AA64ISAR2_GPA3_MASK << ID_AA64ISAR2_GPA3_SHIFT) |
162aaaf2cc3SSona Mathew 			(ID_AA64ISAR2_APA3_MASK << ID_AA64ISAR2_APA3_SHIFT)), 1U)
1639ff5f754SJuan Pablo Conde 
164aaaf2cc3SSona Mathew /* PAUTH */
165b86048c4SAntonio Nino Diaz static inline bool is_armv8_3_pauth_present(void)
166b86048c4SAntonio Nino Diaz {
1679ff5f754SJuan Pablo Conde 	uint64_t mask_id_aa64isar1 =
1689ff5f754SJuan Pablo Conde 		(ID_AA64ISAR1_GPI_MASK << ID_AA64ISAR1_GPI_SHIFT) |
169b86048c4SAntonio Nino Diaz 		(ID_AA64ISAR1_GPA_MASK << ID_AA64ISAR1_GPA_SHIFT) |
170b86048c4SAntonio Nino Diaz 		(ID_AA64ISAR1_API_MASK << ID_AA64ISAR1_API_SHIFT) |
171b86048c4SAntonio Nino Diaz 		(ID_AA64ISAR1_APA_MASK << ID_AA64ISAR1_APA_SHIFT);
172b86048c4SAntonio Nino Diaz 
1739ff5f754SJuan Pablo Conde 	/*
1749ff5f754SJuan Pablo Conde 	 * If any of the fields is not zero or QARMA3 is present,
1759ff5f754SJuan Pablo Conde 	 * PAuth is present
1769ff5f754SJuan Pablo Conde 	 */
1779ff5f754SJuan Pablo Conde 	return ((read_id_aa64isar1_el1() & mask_id_aa64isar1) != 0U ||
1789ff5f754SJuan Pablo Conde 		is_feat_pacqarma3_present());
179b86048c4SAntonio Nino Diaz }
180b86048c4SAntonio Nino Diaz 
181aaaf2cc3SSona Mathew /* FEAT_TTST: Small translation tables */
182aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_ttst, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_ST_SHIFT,
183aaaf2cc3SSona Mathew 			ID_AA64MMFR2_EL1_ST_MASK, 1U)
184cedfa04bSSathees Balya 
185aaaf2cc3SSona Mathew /* FEAT_BTI: Branch target identification */
186aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_bti, id_aa64pfr1_el1, ID_AA64PFR1_EL1_BT_SHIFT,
187aaaf2cc3SSona Mathew 			ID_AA64PFR1_EL1_BT_MASK, BTI_IMPLEMENTED)
1889fc59639SAlexei Fedorov 
189aaaf2cc3SSona Mathew /* FEAT_MTE2: Memory tagging extension */
190aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_mte2, id_aa64pfr1_el1, ID_AA64PFR1_EL1_MTE_SHIFT,
191aaaf2cc3SSona Mathew 		     ID_AA64PFR1_EL1_MTE_MASK, MTE_IMPLEMENTED_ELX, ENABLE_FEAT_MTE2)
19230f05b4fSManish Pandey 
193aaaf2cc3SSona Mathew /* FEAT_SSBS: Speculative store bypass safe */
194aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_ssbs, id_aa64pfr1_el1, ID_AA64PFR1_EL1_SSBS_SHIFT,
195aaaf2cc3SSona Mathew 			ID_AA64PFR1_EL1_SSBS_MASK, 1U)
19630f05b4fSManish Pandey 
197aaaf2cc3SSona Mathew /* FEAT_NMI: Non-maskable interrupts */
198aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_nmi, id_aa64pfr1_el1, ID_AA64PFR1_EL1_NMI_SHIFT,
199aaaf2cc3SSona Mathew 			ID_AA64PFR1_EL1_NMI_MASK, NMI_IMPLEMENTED)
20030f05b4fSManish Pandey 
201aaaf2cc3SSona Mathew /* FEAT_EBEP */
202aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_ebep, id_aa64dfr1_el1, ID_AA64DFR1_EBEP_SHIFT,
203aaaf2cc3SSona Mathew 			ID_AA64DFR1_EBEP_MASK, EBEP_IMPLEMENTED)
20430f05b4fSManish Pandey 
205aaaf2cc3SSona Mathew /* FEAT_SEBEP */
206aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_sebep, id_aa64dfr0_el1, ID_AA64DFR0_SEBEP_SHIFT,
207aaaf2cc3SSona Mathew 			ID_AA64DFR0_SEBEP_MASK, SEBEP_IMPLEMENTED)
20830f05b4fSManish Pandey 
209aaaf2cc3SSona Mathew /* FEAT_SEL2: Secure EL2 */
210a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_sel2, id_aa64pfr0_el1, ID_AA64PFR0_SEL2_SHIFT,
211aaaf2cc3SSona Mathew 		     ID_AA64PFR0_SEL2_MASK, 1U, ENABLE_FEAT_SEL2)
212aaaf2cc3SSona Mathew 
213aaaf2cc3SSona Mathew /* FEAT_TWED: Delayed trapping of WFE */
214a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_twed, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_TWED_SHIFT,
215aaaf2cc3SSona Mathew 		     ID_AA64MMFR1_EL1_TWED_MASK, 1U, ENABLE_FEAT_TWED)
216aaaf2cc3SSona Mathew 
217aaaf2cc3SSona Mathew /* FEAT_FGT: Fine-grained traps */
218a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_fgt, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_FGT_SHIFT,
219aaaf2cc3SSona Mathew 		     ID_AA64MMFR0_EL1_FGT_MASK, 1U, ENABLE_FEAT_FGT)
220aaaf2cc3SSona Mathew 
221*33e6aaacSArvind Ram Prakash /* FEAT_FGT2: Fine-grained traps extended */
222*33e6aaacSArvind Ram Prakash CREATE_FEATURE_FUNCS(feat_fgt2, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_FGT_SHIFT,
223*33e6aaacSArvind Ram Prakash 		     ID_AA64MMFR0_EL1_FGT_MASK, FGT2_IMPLEMENTED, ENABLE_FEAT_FGT2)
224*33e6aaacSArvind Ram Prakash 
225aaaf2cc3SSona Mathew /* FEAT_ECV: Enhanced Counter Virtualization */
226a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_ecv, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_ECV_SHIFT,
227aaaf2cc3SSona Mathew 		     ID_AA64MMFR0_EL1_ECV_MASK, 1U, ENABLE_FEAT_ECV)
228aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_ecv_v2, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_ECV_SHIFT,
229aaaf2cc3SSona Mathew 		     ID_AA64MMFR0_EL1_ECV_MASK, ID_AA64MMFR0_EL1_ECV_SELF_SYNCH, ENABLE_FEAT_ECV)
230623f6140SAndre Przywara 
231aaaf2cc3SSona Mathew /* FEAT_RNG: Random number generator */
232a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_rng, id_aa64isar0_el1, ID_AA64ISAR0_RNDR_SHIFT,
233aaaf2cc3SSona Mathew 		     ID_AA64ISAR0_RNDR_MASK, 1U, ENABLE_FEAT_RNG)
234623f6140SAndre Przywara 
235aaaf2cc3SSona Mathew /* FEAT_TCR2: Support TCR2_ELx regs */
236aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_tcr2, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_TCRX_SHIFT,
237aaaf2cc3SSona Mathew 		     ID_AA64MMFR3_EL1_TCRX_MASK, 1U, ENABLE_FEAT_TCR2)
238aaaf2cc3SSona Mathew 
239aaaf2cc3SSona Mathew /* FEAT_S2POE */
240a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_s2poe, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S2POE_SHIFT,
241aaaf2cc3SSona Mathew 		     ID_AA64MMFR3_EL1_S2POE_MASK, 1U, ENABLE_FEAT_S2POE)
242aaaf2cc3SSona Mathew 
243aaaf2cc3SSona Mathew /* FEAT_S1POE */
244a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_s1poe, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S1POE_SHIFT,
245aaaf2cc3SSona Mathew 		     ID_AA64MMFR3_EL1_S1POE_MASK, 1U, ENABLE_FEAT_S1POE)
246aaaf2cc3SSona Mathew 
247062b6c6bSMark Brown static inline bool is_feat_sxpoe_supported(void)
248062b6c6bSMark Brown {
249062b6c6bSMark Brown 	return is_feat_s1poe_supported() || is_feat_s2poe_supported();
250062b6c6bSMark Brown }
251062b6c6bSMark Brown 
252aaaf2cc3SSona Mathew /* FEAT_S2PIE */
253a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_s2pie, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S2PIE_SHIFT,
254aaaf2cc3SSona Mathew 		     ID_AA64MMFR3_EL1_S2PIE_MASK, 1U, ENABLE_FEAT_S2PIE)
255aaaf2cc3SSona Mathew 
256aaaf2cc3SSona Mathew /* FEAT_S1PIE */
257a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_s1pie, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S1PIE_SHIFT,
258aaaf2cc3SSona Mathew 		     ID_AA64MMFR3_EL1_S1PIE_MASK, 1U, ENABLE_FEAT_S1PIE)
259aaaf2cc3SSona Mathew 
260062b6c6bSMark Brown static inline bool is_feat_sxpie_supported(void)
261062b6c6bSMark Brown {
262062b6c6bSMark Brown 	return is_feat_s1pie_supported() || is_feat_s2pie_supported();
263062b6c6bSMark Brown }
264062b6c6bSMark Brown 
265a8d5d3d5SAndre Przywara /* FEAT_GCS: Guarded Control Stack */
266a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_gcs, id_aa64pfr1_el1, ID_AA64PFR1_EL1_GCS_SHIFT,
267aaaf2cc3SSona Mathew 		     ID_AA64PFR1_EL1_GCS_MASK, 1U, ENABLE_FEAT_GCS)
268688ab57bSMark Brown 
269a8d5d3d5SAndre Przywara /* FEAT_AMU: Activity Monitors Extension */
270a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_amu, id_aa64pfr0_el1, ID_AA64PFR0_AMU_SHIFT,
271aaaf2cc3SSona Mathew 		     ID_AA64PFR0_AMU_MASK, 1U, ENABLE_FEAT_AMU)
272aaaf2cc3SSona Mathew 
273aaaf2cc3SSona Mathew /* FEAT_AMUV1P1: AMU Extension v1.1 */
274aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_amuv1p1, id_aa64pfr0_el1, ID_AA64PFR0_AMU_SHIFT,
275aaaf2cc3SSona Mathew 		     ID_AA64PFR0_AMU_MASK, ID_AA64PFR0_AMU_V1P1, ENABLE_FEAT_AMUv1p1)
276873d4241Sjohpow01 
277dbcc44a1SAlexei Fedorov /*
278dbcc44a1SAlexei Fedorov  * Return MPAM version:
279dbcc44a1SAlexei Fedorov  *
280dbcc44a1SAlexei Fedorov  * 0x00: None Armv8.0 or later
281dbcc44a1SAlexei Fedorov  * 0x01: v0.1 Armv8.4 or later
282dbcc44a1SAlexei Fedorov  * 0x10: v1.0 Armv8.2 or later
283dbcc44a1SAlexei Fedorov  * 0x11: v1.1 Armv8.4 or later
284dbcc44a1SAlexei Fedorov  *
285dbcc44a1SAlexei Fedorov  */
286aaaf2cc3SSona Mathew static inline bool is_feat_mpam_present(void)
287dbcc44a1SAlexei Fedorov {
288aaaf2cc3SSona Mathew 	unsigned int ret = (unsigned int)((((read_id_aa64pfr0_el1() >>
289dbcc44a1SAlexei Fedorov 		ID_AA64PFR0_MPAM_SHIFT) & ID_AA64PFR0_MPAM_MASK) << 4) |
290aaaf2cc3SSona Mathew 		((read_id_aa64pfr1_el1() >> ID_AA64PFR1_MPAM_FRAC_SHIFT)
291aaaf2cc3SSona Mathew 			& ID_AA64PFR1_MPAM_FRAC_MASK));
292aaaf2cc3SSona Mathew 	return ret;
293dbcc44a1SAlexei Fedorov }
294dbcc44a1SAlexei Fedorov 
295aaaf2cc3SSona Mathew CREATE_FEATURE_SUPPORTED(feat_mpam, is_feat_mpam_present, ENABLE_FEAT_MPAM)
2969448f2b8SAndre Przywara 
29783271d5aSArvind Ram Prakash /*
29883271d5aSArvind Ram Prakash  * FEAT_DebugV8P9: Debug extension. This function checks the field 3:0 of
29983271d5aSArvind Ram Prakash  * ID_AA64DFR0 Aarch64 Debug Feature Register 0 for the version of
30083271d5aSArvind Ram Prakash  * Feat_Debug supported. The value of the field determines feature presence
30183271d5aSArvind Ram Prakash  *
30283271d5aSArvind Ram Prakash  * 0b0110 - Arm v8.0 debug
30383271d5aSArvind Ram Prakash  * 0b0111 - Arm v8.0 debug architecture with Virtualization host extensions
30483271d5aSArvind Ram Prakash  * 0x1000 - FEAT_Debugv8p2 is supported
30583271d5aSArvind Ram Prakash  * 0x1001 - FEAT_Debugv8p4 is supported
30683271d5aSArvind Ram Prakash  * 0x1010 - FEAT_Debugv8p8 is supported
30783271d5aSArvind Ram Prakash  * 0x1011 - FEAT_Debugv8p9 is supported
30883271d5aSArvind Ram Prakash  *
30983271d5aSArvind Ram Prakash  */
31083271d5aSArvind Ram Prakash CREATE_FEATURE_FUNCS(feat_debugv8p9, id_aa64dfr0_el1, ID_AA64DFR0_DEBUGVER_SHIFT,
31183271d5aSArvind Ram Prakash 		ID_AA64DFR0_DEBUGVER_MASK, DEBUGVER_V8P9_IMPLEMENTED,
31283271d5aSArvind Ram Prakash 		ENABLE_FEAT_DEBUGV8P9)
31383271d5aSArvind Ram Prakash 
314a8d5d3d5SAndre Przywara /* FEAT_HCX: Extended Hypervisor Configuration Register */
315a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_hcx, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_HCX_SHIFT,
316aaaf2cc3SSona Mathew 		     ID_AA64MMFR1_EL1_HCX_MASK, 1U, ENABLE_FEAT_HCX)
317cb4ec47bSjohpow01 
318aaaf2cc3SSona Mathew /* FEAT_RNG_TRAP: Trapping support */
319aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_rng_trap, id_aa64pfr1_el1, ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT,
320aaaf2cc3SSona Mathew 		      ID_AA64PFR1_EL1_RNDR_TRAP_MASK, RNG_TRAP_IMPLEMENTED)
321ff86e0b4SJuan Pablo Conde 
322aaaf2cc3SSona Mathew /* Return the RME version, zero if not supported. */
323aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_rme, id_aa64pfr0_el1, ID_AA64PFR0_FEAT_RME_SHIFT,
324aaaf2cc3SSona Mathew 		    ID_AA64PFR0_FEAT_RME_MASK, 1U, ENABLE_RME)
32581c272b3SZelalem Aweke 
326aaaf2cc3SSona Mathew /* FEAT_SB: Speculation barrier instruction */
327aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_sb, id_aa64isar1_el1, ID_AA64ISAR1_SB_SHIFT,
328aaaf2cc3SSona Mathew 		       ID_AA64ISAR1_SB_MASK, 1U)
3296a0da736SJayanth Dodderi Chidanand 
33030019d86SSona Mathew /*
33130019d86SSona Mathew  * FEAT_CSV2: Cache Speculation Variant 2. This checks bit fields[56-59]
33230019d86SSona Mathew  * of id_aa64pfr0_el1 register and can be used to check for below features:
33330019d86SSona Mathew  * FEAT_CSV2_2: Cache Speculation Variant CSV2_2.
33430019d86SSona Mathew  * FEAT_CSV2_3: Cache Speculation Variant CSV2_3.
33530019d86SSona Mathew  * 0b0000 - Feature FEAT_CSV2 is not implemented.
33630019d86SSona Mathew  * 0b0001 - Feature FEAT_CSV2 is implemented, but FEAT_CSV2_2 and FEAT_CSV2_3
33730019d86SSona Mathew  *          are not implemented.
33830019d86SSona Mathew  * 0b0010 - Feature FEAT_CSV2_2 is implemented but FEAT_CSV2_3 is not
33930019d86SSona Mathew  *          implemented.
34030019d86SSona Mathew  * 0b0011 - Feature FEAT_CSV2_3 is implemented.
34130019d86SSona Mathew  */
34230019d86SSona Mathew 
343aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_csv2_2, id_aa64pfr0_el1, ID_AA64PFR0_CSV2_SHIFT,
344aaaf2cc3SSona Mathew 		     ID_AA64PFR0_CSV2_MASK, CSV2_2_IMPLEMENTED, ENABLE_FEAT_CSV2_2)
345aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_csv2_3, id_aa64pfr0_el1, ID_AA64PFR0_CSV2_SHIFT,
346aaaf2cc3SSona Mathew 		     ID_AA64PFR0_CSV2_MASK, CSV2_3_IMPLEMENTED, ENABLE_FEAT_CSV2_3)
3477db710f0SAndre Przywara 
348a8d5d3d5SAndre Przywara /* FEAT_SPE: Statistical Profiling Extension */
349a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_spe, id_aa64dfr0_el1, ID_AA64DFR0_PMS_SHIFT,
350aaaf2cc3SSona Mathew 		     ID_AA64DFR0_PMS_MASK, 1U, ENABLE_SPE_FOR_NS)
3517db710f0SAndre Przywara 
352a8d5d3d5SAndre Przywara /* FEAT_SVE: Scalable Vector Extension */
353a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_sve, id_aa64pfr0_el1, ID_AA64PFR0_SVE_SHIFT,
354aaaf2cc3SSona Mathew 		     ID_AA64PFR0_SVE_MASK, 1U, ENABLE_SVE_FOR_NS)
3557db710f0SAndre Przywara 
356a8d5d3d5SAndre Przywara /* FEAT_RAS: Reliability, Accessibility, Serviceability */
357aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_ras, id_aa64pfr0_el1, ID_AA64PFR0_RAS_SHIFT,
358aaaf2cc3SSona Mathew 		     ID_AA64PFR0_RAS_MASK, 1U, ENABLE_FEAT_RAS)
3596a0da736SJayanth Dodderi Chidanand 
360a8d5d3d5SAndre Przywara /* FEAT_DIT: Data Independent Timing instructions */
361aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_dit, id_aa64pfr0_el1, ID_AA64PFR0_DIT_SHIFT,
362aaaf2cc3SSona Mathew 		     ID_AA64PFR0_DIT_MASK, 1U, ENABLE_FEAT_DIT)
3636437a09aSAndre Przywara 
364aaaf2cc3SSona Mathew /* FEAT_SYS_REG_TRACE */
365aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_sys_reg_trace, id_aa64dfr0_el1, ID_AA64DFR0_TRACEVER_SHIFT,
366aaaf2cc3SSona Mathew 		    ID_AA64DFR0_TRACEVER_MASK, 1U, ENABLE_SYS_REG_TRACE_FOR_NS)
3676437a09aSAndre Przywara 
368a8d5d3d5SAndre Przywara /* FEAT_TRF: TraceFilter */
369a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_trf, id_aa64dfr0_el1, ID_AA64DFR0_TRACEFILT_SHIFT,
370aaaf2cc3SSona Mathew 		     ID_AA64DFR0_TRACEFILT_MASK, 1U, ENABLE_TRF_FOR_NS)
3716437a09aSAndre Przywara 
372a8d5d3d5SAndre Przywara /* FEAT_NV2: Enhanced Nested Virtualization */
373aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_nv, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_NV_SHIFT,
374aaaf2cc3SSona Mathew 		     ID_AA64MMFR2_EL1_NV_MASK, 1U, 0U)
375aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_nv2, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_NV_SHIFT,
376aaaf2cc3SSona Mathew 		     ID_AA64MMFR2_EL1_NV_MASK, NV2_IMPLEMENTED, CTX_INCLUDE_NEVE_REGS)
3776a0da736SJayanth Dodderi Chidanand 
378a8d5d3d5SAndre Przywara /* FEAT_BRBE: Branch Record Buffer Extension */
379a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_brbe, id_aa64dfr0_el1, ID_AA64DFR0_BRBE_SHIFT,
380aaaf2cc3SSona Mathew 		     ID_AA64DFR0_BRBE_MASK, 1U, ENABLE_BRBE_FOR_NS)
3812b0bc4e0SJayanth Dodderi Chidanand 
382a8d5d3d5SAndre Przywara /* FEAT_TRBE: Trace Buffer Extension */
383a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_trbe, id_aa64dfr0_el1, ID_AA64DFR0_TRACEBUFFER_SHIFT,
384aaaf2cc3SSona Mathew 		     ID_AA64DFR0_TRACEBUFFER_MASK, 1U, ENABLE_TRBE_FOR_NS)
3852b0bc4e0SJayanth Dodderi Chidanand 
386aaaf2cc3SSona Mathew /* FEAT_SME_FA64: Full A64 Instruction support in streaming SVE mode */
387aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_sme_fa64, id_aa64smfr0_el1, ID_AA64SMFR0_EL1_SME_FA64_SHIFT,
388aaaf2cc3SSona Mathew 		    ID_AA64SMFR0_EL1_SME_FA64_MASK, 1U)
389aaaf2cc3SSona Mathew 
390a8d5d3d5SAndre Przywara /* FEAT_SMEx: Scalar Matrix Extension */
391a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_sme, id_aa64pfr1_el1, ID_AA64PFR1_EL1_SME_SHIFT,
392aaaf2cc3SSona Mathew 		     ID_AA64PFR1_EL1_SME_MASK, 1U, ENABLE_SME_FOR_NS)
393aaaf2cc3SSona Mathew 
394aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_sme2, id_aa64pfr1_el1, ID_AA64PFR1_EL1_SME_SHIFT,
395aaaf2cc3SSona Mathew 		     ID_AA64PFR1_EL1_SME_MASK, SME2_IMPLEMENTED, ENABLE_SME2_FOR_NS)
39603d3c0d7SJayanth Dodderi Chidanand 
397bff074ddSJavier Almansa Sobrino /*******************************************************************************
398bff074ddSJavier Almansa Sobrino  * Function to get hardware granularity support
399bff074ddSJavier Almansa Sobrino  ******************************************************************************/
400bff074ddSJavier Almansa Sobrino 
401aaaf2cc3SSona Mathew static inline bool is_feat_tgran4K_present(void)
402bff074ddSJavier Almansa Sobrino {
403aaaf2cc3SSona Mathew 	unsigned int tgranx = ISOLATE_FIELD(read_id_aa64mmfr0_el1(),
404aaaf2cc3SSona Mathew 			     ID_AA64MMFR0_EL1_TGRAN4_SHIFT, ID_REG_FIELD_MASK);
405aaaf2cc3SSona Mathew 	return (tgranx < 8U);
406bff074ddSJavier Almansa Sobrino }
407bff074ddSJavier Almansa Sobrino 
408aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_tgran16K, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_TGRAN16_SHIFT,
409aaaf2cc3SSona Mathew 		       ID_AA64MMFR0_EL1_TGRAN16_MASK, TGRAN16_IMPLEMENTED)
410aaaf2cc3SSona Mathew 
411aaaf2cc3SSona Mathew static inline bool is_feat_tgran64K_present(void)
412bff074ddSJavier Almansa Sobrino {
413aaaf2cc3SSona Mathew 	unsigned int tgranx = ISOLATE_FIELD(read_id_aa64mmfr0_el1(),
414aaaf2cc3SSona Mathew 			     ID_AA64MMFR0_EL1_TGRAN64_SHIFT, ID_REG_FIELD_MASK);
415aaaf2cc3SSona Mathew 	return (tgranx < 8U);
416bff074ddSJavier Almansa Sobrino }
417bff074ddSJavier Almansa Sobrino 
418aaaf2cc3SSona Mathew /* FEAT_PMUV3 */
419aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_pmuv3, id_aa64dfr0_el1, ID_AA64DFR0_PMUVER_SHIFT,
420aaaf2cc3SSona Mathew 		      ID_AA64DFR0_PMUVER_MASK, 1U)
421aaaf2cc3SSona Mathew 
422aaaf2cc3SSona Mathew /* FEAT_MTPMU */
423aaaf2cc3SSona Mathew static inline bool is_feat_mtpmu_present(void)
424bff074ddSJavier Almansa Sobrino {
425aaaf2cc3SSona Mathew 	unsigned int mtpmu = ISOLATE_FIELD(read_id_aa64dfr0_el1(), ID_AA64DFR0_MTPMU_SHIFT,
426aaaf2cc3SSona Mathew 					   ID_AA64DFR0_MTPMU_MASK);
4279e51f15eSSona Mathew 	return (mtpmu != 0U) && (mtpmu != MTPMU_NOT_IMPLEMENTED);
42883a4dae1SBoyan Karatotev }
42983a4dae1SBoyan Karatotev 
430aaaf2cc3SSona Mathew CREATE_FEATURE_SUPPORTED(feat_mtpmu, is_feat_mtpmu_present, DISABLE_MTPMU)
431aaaf2cc3SSona Mathew 
4322559b2c8SAntonio Nino Diaz #endif /* ARCH_FEATURES_H */
433