12559b2c8SAntonio Nino Diaz /* 20a33adc0SGovindraj Raja * Copyright (c) 2019-2024, Arm Limited. All rights reserved. 32559b2c8SAntonio Nino Diaz * 42559b2c8SAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 52559b2c8SAntonio Nino Diaz */ 62559b2c8SAntonio Nino Diaz 72559b2c8SAntonio Nino Diaz #ifndef ARCH_FEATURES_H 82559b2c8SAntonio Nino Diaz #define ARCH_FEATURES_H 92559b2c8SAntonio Nino Diaz 102559b2c8SAntonio Nino Diaz #include <stdbool.h> 112559b2c8SAntonio Nino Diaz 122559b2c8SAntonio Nino Diaz #include <arch_helpers.h> 13ce485955SAndre Przywara #include <common/feat_detect.h> 142559b2c8SAntonio Nino Diaz 15aaaf2cc3SSona Mathew #define ISOLATE_FIELD(reg, feat, mask) \ 16aaaf2cc3SSona Mathew ((unsigned int)(((reg) >> (feat)) & mask)) 17a8d5d3d5SAndre Przywara 18aaaf2cc3SSona Mathew #define CREATE_FEATURE_SUPPORTED(name, read_func, guard) \ 19*0dfa07b6SOlivier Deprez __attribute__((always_inline)) \ 20a8d5d3d5SAndre Przywara static inline bool is_ ## name ## _supported(void) \ 21a8d5d3d5SAndre Przywara { \ 22a8d5d3d5SAndre Przywara if ((guard) == FEAT_STATE_DISABLED) { \ 23a8d5d3d5SAndre Przywara return false; \ 24a8d5d3d5SAndre Przywara } \ 25a8d5d3d5SAndre Przywara if ((guard) == FEAT_STATE_ALWAYS) { \ 26a8d5d3d5SAndre Przywara return true; \ 27a8d5d3d5SAndre Przywara } \ 28aaaf2cc3SSona Mathew return read_func(); \ 29a8d5d3d5SAndre Przywara } 30a8d5d3d5SAndre Przywara 31aaaf2cc3SSona Mathew #define CREATE_FEATURE_PRESENT(name, idreg, idfield, mask, idval) \ 32*0dfa07b6SOlivier Deprez __attribute__((always_inline)) \ 33aaaf2cc3SSona Mathew static inline bool is_ ## name ## _present(void) \ 34a8d5d3d5SAndre Przywara { \ 35aaaf2cc3SSona Mathew return (ISOLATE_FIELD(read_ ## idreg(), idfield, mask) >= idval) \ 36aaaf2cc3SSona Mathew ? true : false; \ 37aaaf2cc3SSona Mathew } 38aaaf2cc3SSona Mathew 39aaaf2cc3SSona Mathew #define CREATE_FEATURE_FUNCS(name, idreg, idfield, mask, idval, guard) \ 40aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(name, idreg, idfield, mask, idval) \ 41aaaf2cc3SSona Mathew CREATE_FEATURE_SUPPORTED(name, is_ ## name ## _present, guard) 42aaaf2cc3SSona Mathew 43aaaf2cc3SSona Mathew 44aaaf2cc3SSona Mathew /* +----------------------------+ 45aaaf2cc3SSona Mathew * | Features supported | 46aaaf2cc3SSona Mathew * +----------------------------+ 47aaaf2cc3SSona Mathew * | GENTIMER | 48aaaf2cc3SSona Mathew * +----------------------------+ 49aaaf2cc3SSona Mathew * | FEAT_PAN | 50aaaf2cc3SSona Mathew * +----------------------------+ 51aaaf2cc3SSona Mathew * | FEAT_VHE | 52aaaf2cc3SSona Mathew * +----------------------------+ 53aaaf2cc3SSona Mathew * | FEAT_TTCNP | 54aaaf2cc3SSona Mathew * +----------------------------+ 55aaaf2cc3SSona Mathew * | FEAT_UAO | 56aaaf2cc3SSona Mathew * +----------------------------+ 57aaaf2cc3SSona Mathew * | FEAT_PACQARMA3 | 58aaaf2cc3SSona Mathew * +----------------------------+ 59aaaf2cc3SSona Mathew * | FEAT_PAUTH | 60aaaf2cc3SSona Mathew * +----------------------------+ 61aaaf2cc3SSona Mathew * | FEAT_TTST | 62aaaf2cc3SSona Mathew * +----------------------------+ 63aaaf2cc3SSona Mathew * | FEAT_BTI | 64aaaf2cc3SSona Mathew * +----------------------------+ 65aaaf2cc3SSona Mathew * | FEAT_MTE2 | 66aaaf2cc3SSona Mathew * +----------------------------+ 67aaaf2cc3SSona Mathew * | FEAT_SSBS | 68aaaf2cc3SSona Mathew * +----------------------------+ 69aaaf2cc3SSona Mathew * | FEAT_NMI | 70aaaf2cc3SSona Mathew * +----------------------------+ 71aaaf2cc3SSona Mathew * | FEAT_GCS | 72aaaf2cc3SSona Mathew * +----------------------------+ 73aaaf2cc3SSona Mathew * | FEAT_EBEP | 74aaaf2cc3SSona Mathew * +----------------------------+ 75aaaf2cc3SSona Mathew * | FEAT_SEBEP | 76aaaf2cc3SSona Mathew * +----------------------------+ 77aaaf2cc3SSona Mathew * | FEAT_SEL2 | 78aaaf2cc3SSona Mathew * +----------------------------+ 79aaaf2cc3SSona Mathew * | FEAT_TWED | 80aaaf2cc3SSona Mathew * +----------------------------+ 81aaaf2cc3SSona Mathew * | FEAT_FGT | 82aaaf2cc3SSona Mathew * +----------------------------+ 83aaaf2cc3SSona Mathew * | FEAT_EC/ECV2 | 84aaaf2cc3SSona Mathew * +----------------------------+ 85aaaf2cc3SSona Mathew * | FEAT_RNG | 86aaaf2cc3SSona Mathew * +----------------------------+ 87aaaf2cc3SSona Mathew * | FEAT_TCR2 | 88aaaf2cc3SSona Mathew * +----------------------------+ 89aaaf2cc3SSona Mathew * | FEAT_S2POE | 90aaaf2cc3SSona Mathew * +----------------------------+ 91aaaf2cc3SSona Mathew * | FEAT_S1POE | 92aaaf2cc3SSona Mathew * +----------------------------+ 93aaaf2cc3SSona Mathew * | FEAT_S2PIE | 94aaaf2cc3SSona Mathew * +----------------------------+ 95aaaf2cc3SSona Mathew * | FEAT_S1PIE | 96aaaf2cc3SSona Mathew * +----------------------------+ 97aaaf2cc3SSona Mathew * | FEAT_AMU/AMUV1P1 | 98aaaf2cc3SSona Mathew * +----------------------------+ 99aaaf2cc3SSona Mathew * | FEAT_MPAM | 100aaaf2cc3SSona Mathew * +----------------------------+ 101aaaf2cc3SSona Mathew * | FEAT_HCX | 102aaaf2cc3SSona Mathew * +----------------------------+ 103aaaf2cc3SSona Mathew * | FEAT_RNG_TRAP | 104aaaf2cc3SSona Mathew * +----------------------------+ 105aaaf2cc3SSona Mathew * | FEAT_RME | 106aaaf2cc3SSona Mathew * +----------------------------+ 107aaaf2cc3SSona Mathew * | FEAT_SB | 108aaaf2cc3SSona Mathew * +----------------------------+ 109aaaf2cc3SSona Mathew * | FEAT_CSV2/CSV3 | 110aaaf2cc3SSona Mathew * +----------------------------+ 111aaaf2cc3SSona Mathew * | FEAT_SPE | 112aaaf2cc3SSona Mathew * +----------------------------+ 113aaaf2cc3SSona Mathew * | FEAT_SVE | 114aaaf2cc3SSona Mathew * +----------------------------+ 115aaaf2cc3SSona Mathew * | FEAT_RAS | 116aaaf2cc3SSona Mathew * +----------------------------+ 117aaaf2cc3SSona Mathew * | FEAT_DIT | 118aaaf2cc3SSona Mathew * +----------------------------+ 119aaaf2cc3SSona Mathew * | FEAT_SYS_REG_TRACE | 120aaaf2cc3SSona Mathew * +----------------------------+ 121aaaf2cc3SSona Mathew * | FEAT_TRF | 122aaaf2cc3SSona Mathew * +----------------------------+ 123aaaf2cc3SSona Mathew * | FEAT_NV/NV2 | 124aaaf2cc3SSona Mathew * +----------------------------+ 125aaaf2cc3SSona Mathew * | FEAT_BRBE | 126aaaf2cc3SSona Mathew * +----------------------------+ 127aaaf2cc3SSona Mathew * | FEAT_TRBE | 128aaaf2cc3SSona Mathew * +----------------------------+ 129aaaf2cc3SSona Mathew * | FEAT_SME/SME2 | 130aaaf2cc3SSona Mathew * +----------------------------+ 131aaaf2cc3SSona Mathew * | FEAT_PMUV3 | 132aaaf2cc3SSona Mathew * +----------------------------+ 133aaaf2cc3SSona Mathew * | FEAT_MTPMU | 134aaaf2cc3SSona Mathew * +----------------------------+ 135aaaf2cc3SSona Mathew */ 136fd1dd4cbSAndre Przywara 137*0dfa07b6SOlivier Deprez __attribute__((always_inline)) 13829a24134SAntonio Nino Diaz static inline bool is_armv7_gentimer_present(void) 13929a24134SAntonio Nino Diaz { 14029a24134SAntonio Nino Diaz /* The Generic Timer is always present in an ARMv8-A implementation */ 14129a24134SAntonio Nino Diaz return true; 14229a24134SAntonio Nino Diaz } 14329a24134SAntonio Nino Diaz 144aaaf2cc3SSona Mathew /* FEAT_PAN: Privileged access never */ 145a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_pan, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_PAN_SHIFT, 146aaaf2cc3SSona Mathew ID_AA64MMFR1_EL1_PAN_MASK, 1U, ENABLE_FEAT_PAN) 14730f05b4fSManish Pandey 148aaaf2cc3SSona Mathew /* FEAT_VHE: Virtualization Host Extensions */ 149a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_vhe, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_VHE_SHIFT, 150aaaf2cc3SSona Mathew ID_AA64MMFR1_EL1_VHE_MASK, 1U, ENABLE_FEAT_VHE) 15137596fcbSDaniel Boulby 152aaaf2cc3SSona Mathew /* FEAT_TTCNP: Translation table common not private */ 153aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_ttcnp, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_CNP_SHIFT, 154aaaf2cc3SSona Mathew ID_AA64MMFR2_EL1_CNP_MASK, 1U) 1552559b2c8SAntonio Nino Diaz 156aaaf2cc3SSona Mathew /* FEAT_UAO: User access override */ 157aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_uao, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_UAO_SHIFT, 158aaaf2cc3SSona Mathew ID_AA64MMFR2_EL1_UAO_MASK, 1U) 1599ff5f754SJuan Pablo Conde 1609ff5f754SJuan Pablo Conde /* If any of the fields is not zero, QARMA3 algorithm is present */ 161aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_pacqarma3, id_aa64isar2_el1, 0, 162aaaf2cc3SSona Mathew ((ID_AA64ISAR2_GPA3_MASK << ID_AA64ISAR2_GPA3_SHIFT) | 163aaaf2cc3SSona Mathew (ID_AA64ISAR2_APA3_MASK << ID_AA64ISAR2_APA3_SHIFT)), 1U) 1649ff5f754SJuan Pablo Conde 165aaaf2cc3SSona Mathew /* PAUTH */ 166*0dfa07b6SOlivier Deprez __attribute__((always_inline)) 167b86048c4SAntonio Nino Diaz static inline bool is_armv8_3_pauth_present(void) 168b86048c4SAntonio Nino Diaz { 1699ff5f754SJuan Pablo Conde uint64_t mask_id_aa64isar1 = 1709ff5f754SJuan Pablo Conde (ID_AA64ISAR1_GPI_MASK << ID_AA64ISAR1_GPI_SHIFT) | 171b86048c4SAntonio Nino Diaz (ID_AA64ISAR1_GPA_MASK << ID_AA64ISAR1_GPA_SHIFT) | 172b86048c4SAntonio Nino Diaz (ID_AA64ISAR1_API_MASK << ID_AA64ISAR1_API_SHIFT) | 173b86048c4SAntonio Nino Diaz (ID_AA64ISAR1_APA_MASK << ID_AA64ISAR1_APA_SHIFT); 174b86048c4SAntonio Nino Diaz 1759ff5f754SJuan Pablo Conde /* 1769ff5f754SJuan Pablo Conde * If any of the fields is not zero or QARMA3 is present, 1779ff5f754SJuan Pablo Conde * PAuth is present 1789ff5f754SJuan Pablo Conde */ 1799ff5f754SJuan Pablo Conde return ((read_id_aa64isar1_el1() & mask_id_aa64isar1) != 0U || 1809ff5f754SJuan Pablo Conde is_feat_pacqarma3_present()); 181b86048c4SAntonio Nino Diaz } 182b86048c4SAntonio Nino Diaz 183aaaf2cc3SSona Mathew /* FEAT_TTST: Small translation tables */ 184aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_ttst, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_ST_SHIFT, 185aaaf2cc3SSona Mathew ID_AA64MMFR2_EL1_ST_MASK, 1U) 186cedfa04bSSathees Balya 187aaaf2cc3SSona Mathew /* FEAT_BTI: Branch target identification */ 188aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_bti, id_aa64pfr1_el1, ID_AA64PFR1_EL1_BT_SHIFT, 189aaaf2cc3SSona Mathew ID_AA64PFR1_EL1_BT_MASK, BTI_IMPLEMENTED) 1909fc59639SAlexei Fedorov 191aaaf2cc3SSona Mathew /* FEAT_MTE2: Memory tagging extension */ 192aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_mte2, id_aa64pfr1_el1, ID_AA64PFR1_EL1_MTE_SHIFT, 193aaaf2cc3SSona Mathew ID_AA64PFR1_EL1_MTE_MASK, MTE_IMPLEMENTED_ELX, ENABLE_FEAT_MTE2) 19430f05b4fSManish Pandey 195aaaf2cc3SSona Mathew /* FEAT_SSBS: Speculative store bypass safe */ 196aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_ssbs, id_aa64pfr1_el1, ID_AA64PFR1_EL1_SSBS_SHIFT, 197aaaf2cc3SSona Mathew ID_AA64PFR1_EL1_SSBS_MASK, 1U) 19830f05b4fSManish Pandey 199aaaf2cc3SSona Mathew /* FEAT_NMI: Non-maskable interrupts */ 200aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_nmi, id_aa64pfr1_el1, ID_AA64PFR1_EL1_NMI_SHIFT, 201aaaf2cc3SSona Mathew ID_AA64PFR1_EL1_NMI_MASK, NMI_IMPLEMENTED) 20230f05b4fSManish Pandey 203aaaf2cc3SSona Mathew /* FEAT_EBEP */ 204aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_ebep, id_aa64dfr1_el1, ID_AA64DFR1_EBEP_SHIFT, 205aaaf2cc3SSona Mathew ID_AA64DFR1_EBEP_MASK, EBEP_IMPLEMENTED) 20630f05b4fSManish Pandey 207aaaf2cc3SSona Mathew /* FEAT_SEBEP */ 208aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_sebep, id_aa64dfr0_el1, ID_AA64DFR0_SEBEP_SHIFT, 209aaaf2cc3SSona Mathew ID_AA64DFR0_SEBEP_MASK, SEBEP_IMPLEMENTED) 21030f05b4fSManish Pandey 211aaaf2cc3SSona Mathew /* FEAT_SEL2: Secure EL2 */ 212a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_sel2, id_aa64pfr0_el1, ID_AA64PFR0_SEL2_SHIFT, 213aaaf2cc3SSona Mathew ID_AA64PFR0_SEL2_MASK, 1U, ENABLE_FEAT_SEL2) 214aaaf2cc3SSona Mathew 215aaaf2cc3SSona Mathew /* FEAT_TWED: Delayed trapping of WFE */ 216a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_twed, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_TWED_SHIFT, 217aaaf2cc3SSona Mathew ID_AA64MMFR1_EL1_TWED_MASK, 1U, ENABLE_FEAT_TWED) 218aaaf2cc3SSona Mathew 219aaaf2cc3SSona Mathew /* FEAT_FGT: Fine-grained traps */ 220a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_fgt, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_FGT_SHIFT, 221aaaf2cc3SSona Mathew ID_AA64MMFR0_EL1_FGT_MASK, 1U, ENABLE_FEAT_FGT) 222aaaf2cc3SSona Mathew 223aaaf2cc3SSona Mathew /* FEAT_ECV: Enhanced Counter Virtualization */ 224a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_ecv, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_ECV_SHIFT, 225aaaf2cc3SSona Mathew ID_AA64MMFR0_EL1_ECV_MASK, 1U, ENABLE_FEAT_ECV) 226aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_ecv_v2, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_ECV_SHIFT, 227aaaf2cc3SSona Mathew ID_AA64MMFR0_EL1_ECV_MASK, ID_AA64MMFR0_EL1_ECV_SELF_SYNCH, ENABLE_FEAT_ECV) 228623f6140SAndre Przywara 229aaaf2cc3SSona Mathew /* FEAT_RNG: Random number generator */ 230a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_rng, id_aa64isar0_el1, ID_AA64ISAR0_RNDR_SHIFT, 231aaaf2cc3SSona Mathew ID_AA64ISAR0_RNDR_MASK, 1U, ENABLE_FEAT_RNG) 232623f6140SAndre Przywara 233aaaf2cc3SSona Mathew /* FEAT_TCR2: Support TCR2_ELx regs */ 234aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_tcr2, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_TCRX_SHIFT, 235aaaf2cc3SSona Mathew ID_AA64MMFR3_EL1_TCRX_MASK, 1U, ENABLE_FEAT_TCR2) 236aaaf2cc3SSona Mathew 237aaaf2cc3SSona Mathew /* FEAT_S2POE */ 238a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_s2poe, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S2POE_SHIFT, 239aaaf2cc3SSona Mathew ID_AA64MMFR3_EL1_S2POE_MASK, 1U, ENABLE_FEAT_S2POE) 240aaaf2cc3SSona Mathew 241aaaf2cc3SSona Mathew /* FEAT_S1POE */ 242a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_s1poe, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S1POE_SHIFT, 243aaaf2cc3SSona Mathew ID_AA64MMFR3_EL1_S1POE_MASK, 1U, ENABLE_FEAT_S1POE) 244aaaf2cc3SSona Mathew 245*0dfa07b6SOlivier Deprez __attribute__((always_inline)) 246062b6c6bSMark Brown static inline bool is_feat_sxpoe_supported(void) 247062b6c6bSMark Brown { 248062b6c6bSMark Brown return is_feat_s1poe_supported() || is_feat_s2poe_supported(); 249062b6c6bSMark Brown } 250062b6c6bSMark Brown 251aaaf2cc3SSona Mathew /* FEAT_S2PIE */ 252a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_s2pie, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S2PIE_SHIFT, 253aaaf2cc3SSona Mathew ID_AA64MMFR3_EL1_S2PIE_MASK, 1U, ENABLE_FEAT_S2PIE) 254aaaf2cc3SSona Mathew 255aaaf2cc3SSona Mathew /* FEAT_S1PIE */ 256a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_s1pie, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S1PIE_SHIFT, 257aaaf2cc3SSona Mathew ID_AA64MMFR3_EL1_S1PIE_MASK, 1U, ENABLE_FEAT_S1PIE) 258aaaf2cc3SSona Mathew 259*0dfa07b6SOlivier Deprez __attribute__((always_inline)) 260062b6c6bSMark Brown static inline bool is_feat_sxpie_supported(void) 261062b6c6bSMark Brown { 262062b6c6bSMark Brown return is_feat_s1pie_supported() || is_feat_s2pie_supported(); 263062b6c6bSMark Brown } 264062b6c6bSMark Brown 265a8d5d3d5SAndre Przywara /* FEAT_GCS: Guarded Control Stack */ 266a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_gcs, id_aa64pfr1_el1, ID_AA64PFR1_EL1_GCS_SHIFT, 267aaaf2cc3SSona Mathew ID_AA64PFR1_EL1_GCS_MASK, 1U, ENABLE_FEAT_GCS) 268688ab57bSMark Brown 269a8d5d3d5SAndre Przywara /* FEAT_AMU: Activity Monitors Extension */ 270a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_amu, id_aa64pfr0_el1, ID_AA64PFR0_AMU_SHIFT, 271aaaf2cc3SSona Mathew ID_AA64PFR0_AMU_MASK, 1U, ENABLE_FEAT_AMU) 272aaaf2cc3SSona Mathew 273aaaf2cc3SSona Mathew /* FEAT_AMUV1P1: AMU Extension v1.1 */ 274aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_amuv1p1, id_aa64pfr0_el1, ID_AA64PFR0_AMU_SHIFT, 275aaaf2cc3SSona Mathew ID_AA64PFR0_AMU_MASK, ID_AA64PFR0_AMU_V1P1, ENABLE_FEAT_AMUv1p1) 276873d4241Sjohpow01 277dbcc44a1SAlexei Fedorov /* 278dbcc44a1SAlexei Fedorov * Return MPAM version: 279dbcc44a1SAlexei Fedorov * 280dbcc44a1SAlexei Fedorov * 0x00: None Armv8.0 or later 281dbcc44a1SAlexei Fedorov * 0x01: v0.1 Armv8.4 or later 282dbcc44a1SAlexei Fedorov * 0x10: v1.0 Armv8.2 or later 283dbcc44a1SAlexei Fedorov * 0x11: v1.1 Armv8.4 or later 284dbcc44a1SAlexei Fedorov * 285dbcc44a1SAlexei Fedorov */ 286*0dfa07b6SOlivier Deprez __attribute__((always_inline)) 287aaaf2cc3SSona Mathew static inline bool is_feat_mpam_present(void) 288dbcc44a1SAlexei Fedorov { 289aaaf2cc3SSona Mathew unsigned int ret = (unsigned int)((((read_id_aa64pfr0_el1() >> 290dbcc44a1SAlexei Fedorov ID_AA64PFR0_MPAM_SHIFT) & ID_AA64PFR0_MPAM_MASK) << 4) | 291aaaf2cc3SSona Mathew ((read_id_aa64pfr1_el1() >> ID_AA64PFR1_MPAM_FRAC_SHIFT) 292aaaf2cc3SSona Mathew & ID_AA64PFR1_MPAM_FRAC_MASK)); 293aaaf2cc3SSona Mathew return ret; 294dbcc44a1SAlexei Fedorov } 295dbcc44a1SAlexei Fedorov 296aaaf2cc3SSona Mathew CREATE_FEATURE_SUPPORTED(feat_mpam, is_feat_mpam_present, ENABLE_FEAT_MPAM) 2979448f2b8SAndre Przywara 298a8d5d3d5SAndre Przywara /* FEAT_HCX: Extended Hypervisor Configuration Register */ 299a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_hcx, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_HCX_SHIFT, 300aaaf2cc3SSona Mathew ID_AA64MMFR1_EL1_HCX_MASK, 1U, ENABLE_FEAT_HCX) 301cb4ec47bSjohpow01 302aaaf2cc3SSona Mathew /* FEAT_RNG_TRAP: Trapping support */ 303aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_rng_trap, id_aa64pfr1_el1, ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT, 304aaaf2cc3SSona Mathew ID_AA64PFR1_EL1_RNDR_TRAP_MASK, RNG_TRAP_IMPLEMENTED) 305ff86e0b4SJuan Pablo Conde 306aaaf2cc3SSona Mathew /* Return the RME version, zero if not supported. */ 307aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_rme, id_aa64pfr0_el1, ID_AA64PFR0_FEAT_RME_SHIFT, 308aaaf2cc3SSona Mathew ID_AA64PFR0_FEAT_RME_MASK, 1U, ENABLE_RME) 30981c272b3SZelalem Aweke 310aaaf2cc3SSona Mathew /* FEAT_SB: Speculation barrier instruction */ 311aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_sb, id_aa64isar1_el1, ID_AA64ISAR1_SB_SHIFT, 312aaaf2cc3SSona Mathew ID_AA64ISAR1_SB_MASK, 1U) 3136a0da736SJayanth Dodderi Chidanand 31430019d86SSona Mathew /* 31530019d86SSona Mathew * FEAT_CSV2: Cache Speculation Variant 2. This checks bit fields[56-59] 31630019d86SSona Mathew * of id_aa64pfr0_el1 register and can be used to check for below features: 31730019d86SSona Mathew * FEAT_CSV2_2: Cache Speculation Variant CSV2_2. 31830019d86SSona Mathew * FEAT_CSV2_3: Cache Speculation Variant CSV2_3. 31930019d86SSona Mathew * 0b0000 - Feature FEAT_CSV2 is not implemented. 32030019d86SSona Mathew * 0b0001 - Feature FEAT_CSV2 is implemented, but FEAT_CSV2_2 and FEAT_CSV2_3 32130019d86SSona Mathew * are not implemented. 32230019d86SSona Mathew * 0b0010 - Feature FEAT_CSV2_2 is implemented but FEAT_CSV2_3 is not 32330019d86SSona Mathew * implemented. 32430019d86SSona Mathew * 0b0011 - Feature FEAT_CSV2_3 is implemented. 32530019d86SSona Mathew */ 32630019d86SSona Mathew 327aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_csv2_2, id_aa64pfr0_el1, ID_AA64PFR0_CSV2_SHIFT, 328aaaf2cc3SSona Mathew ID_AA64PFR0_CSV2_MASK, CSV2_2_IMPLEMENTED, ENABLE_FEAT_CSV2_2) 329aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_csv2_3, id_aa64pfr0_el1, ID_AA64PFR0_CSV2_SHIFT, 330aaaf2cc3SSona Mathew ID_AA64PFR0_CSV2_MASK, CSV2_3_IMPLEMENTED, ENABLE_FEAT_CSV2_3) 3317db710f0SAndre Przywara 332a8d5d3d5SAndre Przywara /* FEAT_SPE: Statistical Profiling Extension */ 333a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_spe, id_aa64dfr0_el1, ID_AA64DFR0_PMS_SHIFT, 334aaaf2cc3SSona Mathew ID_AA64DFR0_PMS_MASK, 1U, ENABLE_SPE_FOR_NS) 3357db710f0SAndre Przywara 336a8d5d3d5SAndre Przywara /* FEAT_SVE: Scalable Vector Extension */ 337a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_sve, id_aa64pfr0_el1, ID_AA64PFR0_SVE_SHIFT, 338aaaf2cc3SSona Mathew ID_AA64PFR0_SVE_MASK, 1U, ENABLE_SVE_FOR_NS) 3397db710f0SAndre Przywara 340a8d5d3d5SAndre Przywara /* FEAT_RAS: Reliability, Accessibility, Serviceability */ 341aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_ras, id_aa64pfr0_el1, ID_AA64PFR0_RAS_SHIFT, 342aaaf2cc3SSona Mathew ID_AA64PFR0_RAS_MASK, 1U, ENABLE_FEAT_RAS) 3436a0da736SJayanth Dodderi Chidanand 344a8d5d3d5SAndre Przywara /* FEAT_DIT: Data Independent Timing instructions */ 345aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_dit, id_aa64pfr0_el1, ID_AA64PFR0_DIT_SHIFT, 346aaaf2cc3SSona Mathew ID_AA64PFR0_DIT_MASK, 1U, ENABLE_FEAT_DIT) 3476437a09aSAndre Przywara 348aaaf2cc3SSona Mathew /* FEAT_SYS_REG_TRACE */ 349aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_sys_reg_trace, id_aa64dfr0_el1, ID_AA64DFR0_TRACEVER_SHIFT, 350aaaf2cc3SSona Mathew ID_AA64DFR0_TRACEVER_MASK, 1U, ENABLE_SYS_REG_TRACE_FOR_NS) 3516437a09aSAndre Przywara 352a8d5d3d5SAndre Przywara /* FEAT_TRF: TraceFilter */ 353a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_trf, id_aa64dfr0_el1, ID_AA64DFR0_TRACEFILT_SHIFT, 354aaaf2cc3SSona Mathew ID_AA64DFR0_TRACEFILT_MASK, 1U, ENABLE_TRF_FOR_NS) 3556437a09aSAndre Przywara 356a8d5d3d5SAndre Przywara /* FEAT_NV2: Enhanced Nested Virtualization */ 357aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_nv, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_NV_SHIFT, 358aaaf2cc3SSona Mathew ID_AA64MMFR2_EL1_NV_MASK, 1U, 0U) 359aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_nv2, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_NV_SHIFT, 360aaaf2cc3SSona Mathew ID_AA64MMFR2_EL1_NV_MASK, NV2_IMPLEMENTED, CTX_INCLUDE_NEVE_REGS) 3616a0da736SJayanth Dodderi Chidanand 362a8d5d3d5SAndre Przywara /* FEAT_BRBE: Branch Record Buffer Extension */ 363a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_brbe, id_aa64dfr0_el1, ID_AA64DFR0_BRBE_SHIFT, 364aaaf2cc3SSona Mathew ID_AA64DFR0_BRBE_MASK, 1U, ENABLE_BRBE_FOR_NS) 3652b0bc4e0SJayanth Dodderi Chidanand 366a8d5d3d5SAndre Przywara /* FEAT_TRBE: Trace Buffer Extension */ 367a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_trbe, id_aa64dfr0_el1, ID_AA64DFR0_TRACEBUFFER_SHIFT, 368aaaf2cc3SSona Mathew ID_AA64DFR0_TRACEBUFFER_MASK, 1U, ENABLE_TRBE_FOR_NS) 3692b0bc4e0SJayanth Dodderi Chidanand 370aaaf2cc3SSona Mathew /* FEAT_SME_FA64: Full A64 Instruction support in streaming SVE mode */ 371aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_sme_fa64, id_aa64smfr0_el1, ID_AA64SMFR0_EL1_SME_FA64_SHIFT, 372aaaf2cc3SSona Mathew ID_AA64SMFR0_EL1_SME_FA64_MASK, 1U) 373aaaf2cc3SSona Mathew 374a8d5d3d5SAndre Przywara /* FEAT_SMEx: Scalar Matrix Extension */ 375a8d5d3d5SAndre Przywara CREATE_FEATURE_FUNCS(feat_sme, id_aa64pfr1_el1, ID_AA64PFR1_EL1_SME_SHIFT, 376aaaf2cc3SSona Mathew ID_AA64PFR1_EL1_SME_MASK, 1U, ENABLE_SME_FOR_NS) 377aaaf2cc3SSona Mathew 378aaaf2cc3SSona Mathew CREATE_FEATURE_FUNCS(feat_sme2, id_aa64pfr1_el1, ID_AA64PFR1_EL1_SME_SHIFT, 379aaaf2cc3SSona Mathew ID_AA64PFR1_EL1_SME_MASK, SME2_IMPLEMENTED, ENABLE_SME2_FOR_NS) 38003d3c0d7SJayanth Dodderi Chidanand 381bff074ddSJavier Almansa Sobrino /******************************************************************************* 382bff074ddSJavier Almansa Sobrino * Function to get hardware granularity support 383bff074ddSJavier Almansa Sobrino ******************************************************************************/ 384bff074ddSJavier Almansa Sobrino 385*0dfa07b6SOlivier Deprez __attribute__((always_inline)) 386aaaf2cc3SSona Mathew static inline bool is_feat_tgran4K_present(void) 387bff074ddSJavier Almansa Sobrino { 388aaaf2cc3SSona Mathew unsigned int tgranx = ISOLATE_FIELD(read_id_aa64mmfr0_el1(), 389aaaf2cc3SSona Mathew ID_AA64MMFR0_EL1_TGRAN4_SHIFT, ID_REG_FIELD_MASK); 390aaaf2cc3SSona Mathew return (tgranx < 8U); 391bff074ddSJavier Almansa Sobrino } 392bff074ddSJavier Almansa Sobrino 393aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_tgran16K, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_TGRAN16_SHIFT, 394aaaf2cc3SSona Mathew ID_AA64MMFR0_EL1_TGRAN16_MASK, TGRAN16_IMPLEMENTED) 395aaaf2cc3SSona Mathew 396*0dfa07b6SOlivier Deprez __attribute__((always_inline)) 397aaaf2cc3SSona Mathew static inline bool is_feat_tgran64K_present(void) 398bff074ddSJavier Almansa Sobrino { 399aaaf2cc3SSona Mathew unsigned int tgranx = ISOLATE_FIELD(read_id_aa64mmfr0_el1(), 400aaaf2cc3SSona Mathew ID_AA64MMFR0_EL1_TGRAN64_SHIFT, ID_REG_FIELD_MASK); 401aaaf2cc3SSona Mathew return (tgranx < 8U); 402bff074ddSJavier Almansa Sobrino } 403bff074ddSJavier Almansa Sobrino 404aaaf2cc3SSona Mathew /* FEAT_PMUV3 */ 405aaaf2cc3SSona Mathew CREATE_FEATURE_PRESENT(feat_pmuv3, id_aa64dfr0_el1, ID_AA64DFR0_PMUVER_SHIFT, 406aaaf2cc3SSona Mathew ID_AA64DFR0_PMUVER_MASK, 1U) 407aaaf2cc3SSona Mathew 408aaaf2cc3SSona Mathew /* FEAT_MTPMU */ 409*0dfa07b6SOlivier Deprez __attribute__((always_inline)) 410aaaf2cc3SSona Mathew static inline bool is_feat_mtpmu_present(void) 411bff074ddSJavier Almansa Sobrino { 412aaaf2cc3SSona Mathew unsigned int mtpmu = ISOLATE_FIELD(read_id_aa64dfr0_el1(), ID_AA64DFR0_MTPMU_SHIFT, 413aaaf2cc3SSona Mathew ID_AA64DFR0_MTPMU_MASK); 4149e51f15eSSona Mathew return (mtpmu != 0U) && (mtpmu != MTPMU_NOT_IMPLEMENTED); 41583a4dae1SBoyan Karatotev } 41683a4dae1SBoyan Karatotev 417aaaf2cc3SSona Mathew CREATE_FEATURE_SUPPORTED(feat_mtpmu, is_feat_mtpmu_present, DISABLE_MTPMU) 418aaaf2cc3SSona Mathew 4192559b2c8SAntonio Nino Diaz #endif /* ARCH_FEATURES_H */ 420