xref: /rk3399_ARM-atf/include/arch/aarch64/arch.h (revision d8fdff38b544b79c4f0b757e3b3c82ce9c8a2f9e)
1 /*
2  * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
3  * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
4  *
5  * SPDX-License-Identifier: BSD-3-Clause
6  */
7 
8 #ifndef ARCH_H
9 #define ARCH_H
10 
11 #include <lib/utils_def.h>
12 
13 /*******************************************************************************
14  * MIDR bit definitions
15  ******************************************************************************/
16 #define MIDR_IMPL_MASK		U(0xff)
17 #define MIDR_IMPL_SHIFT		U(0x18)
18 #define MIDR_VAR_SHIFT		U(20)
19 #define MIDR_VAR_BITS		U(4)
20 #define MIDR_VAR_MASK		U(0xf)
21 #define MIDR_REV_SHIFT		U(0)
22 #define MIDR_REV_BITS		U(4)
23 #define MIDR_REV_MASK		U(0xf)
24 #define MIDR_PN_MASK		U(0xfff)
25 #define MIDR_PN_SHIFT		U(0x4)
26 
27 /* Extracts the CPU part number from MIDR for checking CPU match */
28 #define EXTRACT_PARTNUM(x)     ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK)
29 
30 /*******************************************************************************
31  * MPIDR macros
32  ******************************************************************************/
33 #define MPIDR_MT_MASK		(ULL(1) << 24)
34 #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
35 #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
36 #define MPIDR_AFFINITY_BITS	U(8)
37 #define MPIDR_AFFLVL_MASK	ULL(0xff)
38 #define MPIDR_AFF0_SHIFT	U(0)
39 #define MPIDR_AFF1_SHIFT	U(8)
40 #define MPIDR_AFF2_SHIFT	U(16)
41 #define MPIDR_AFF3_SHIFT	U(32)
42 #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
43 #define MPIDR_AFFINITY_MASK	ULL(0xff00ffffff)
44 #define MPIDR_AFFLVL_SHIFT	U(3)
45 #define MPIDR_AFFLVL0		ULL(0x0)
46 #define MPIDR_AFFLVL1		ULL(0x1)
47 #define MPIDR_AFFLVL2		ULL(0x2)
48 #define MPIDR_AFFLVL3		ULL(0x3)
49 #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
50 #define MPIDR_AFFLVL0_VAL(mpidr) \
51 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
52 #define MPIDR_AFFLVL1_VAL(mpidr) \
53 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
54 #define MPIDR_AFFLVL2_VAL(mpidr) \
55 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
56 #define MPIDR_AFFLVL3_VAL(mpidr) \
57 		(((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
58 /*
59  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
60  * add one while using this macro to define array sizes.
61  * TODO: Support only the first 3 affinity levels for now.
62  */
63 #define MPIDR_MAX_AFFLVL	U(2)
64 
65 #define MPID_MASK		(MPIDR_MT_MASK				 | \
66 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
67 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
68 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
69 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
70 
71 #define MPIDR_AFF_ID(mpid, n)					\
72 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
73 
74 /*
75  * An invalid MPID. This value can be used by functions that return an MPID to
76  * indicate an error.
77  */
78 #define INVALID_MPID		U(0xFFFFFFFF)
79 
80 /*******************************************************************************
81  * Definitions for Exception vector offsets
82  ******************************************************************************/
83 #define CURRENT_EL_SP0		0x0
84 #define CURRENT_EL_SPX		0x200
85 #define LOWER_EL_AARCH64	0x400
86 #define LOWER_EL_AARCH32	0x600
87 
88 #define SYNC_EXCEPTION		0x0
89 #define IRQ_EXCEPTION		0x80
90 #define FIQ_EXCEPTION		0x100
91 #define SERROR_EXCEPTION	0x180
92 
93 /*******************************************************************************
94  * Encodings for GICv5 EL3 system registers
95  ******************************************************************************/
96 #define ICC_PPI_DOMAINR0_EL3	S3_6_C12_C8_4
97 #define ICC_PPI_DOMAINR1_EL3	S3_6_C12_C8_5
98 #define ICC_PPI_DOMAINR2_EL3	S3_6_C12_C8_6
99 #define ICC_PPI_DOMAINR3_EL3	S3_6_C12_C8_7
100 
101 #define ICC_PPI_DOMAINR_FIELD_MASK		ULL(0x3)
102 #define ICC_PPI_DOMAINR_COUNT			(32)
103 
104 /*******************************************************************************
105  * Definitions for CPU system register interface to GICv3
106  ******************************************************************************/
107 #define ICC_IGRPEN1_EL1		S3_0_C12_C12_7
108 #define ICC_SGI1R		S3_0_C12_C11_5
109 #define ICC_ASGI1R		S3_0_C12_C11_6
110 #define ICC_SRE_EL1		S3_0_C12_C12_5
111 #define ICC_SRE_EL2		S3_4_C12_C9_5
112 #define ICC_SRE_EL3		S3_6_C12_C12_5
113 #define ICC_CTLR_EL1		S3_0_C12_C12_4
114 #define ICC_CTLR_EL3		S3_6_C12_C12_4
115 #define ICC_PMR_EL1		S3_0_C4_C6_0
116 #define ICC_RPR_EL1		S3_0_C12_C11_3
117 #define ICC_IGRPEN1_EL3		S3_6_c12_c12_7
118 #define ICC_IGRPEN0_EL1		S3_0_c12_c12_6
119 #define ICC_HPPIR0_EL1		S3_0_c12_c8_2
120 #define ICC_HPPIR1_EL1		S3_0_c12_c12_2
121 #define ICC_IAR0_EL1		S3_0_c12_c8_0
122 #define ICC_IAR1_EL1		S3_0_c12_c12_0
123 #define ICC_EOIR0_EL1		S3_0_c12_c8_1
124 #define ICC_EOIR1_EL1		S3_0_c12_c12_1
125 #define ICC_SGI0R_EL1		S3_0_c12_c11_7
126 
127 /*******************************************************************************
128  * Definitions for EL2 system registers for save/restore routine
129  ******************************************************************************/
130 #define CNTPOFF_EL2		S3_4_C14_C0_6
131 #define HDFGRTR2_EL2		S3_4_C3_C1_0
132 #define HDFGWTR2_EL2		S3_4_C3_C1_1
133 #define HFGRTR2_EL2		S3_4_C3_C1_2
134 #define HFGWTR2_EL2		S3_4_C3_C1_3
135 #define HDFGRTR_EL2		S3_4_C3_C1_4
136 #define HDFGWTR_EL2		S3_4_C3_C1_5
137 #define HAFGRTR_EL2		S3_4_C3_C1_6
138 #define HFGITR2_EL2		S3_4_C3_C1_7
139 #define HFGITR_EL2		S3_4_C1_C1_6
140 #define HFGRTR_EL2		S3_4_C1_C1_4
141 #define HFGWTR_EL2		S3_4_C1_C1_5
142 #define ICH_HCR_EL2		S3_4_C12_C11_0
143 #define ICH_VMCR_EL2		S3_4_C12_C11_7
144 #define MPAMVPM0_EL2		S3_4_C10_C6_0
145 #define MPAMVPM1_EL2		S3_4_C10_C6_1
146 #define MPAMVPM2_EL2		S3_4_C10_C6_2
147 #define MPAMVPM3_EL2		S3_4_C10_C6_3
148 #define MPAMVPM4_EL2		S3_4_C10_C6_4
149 #define MPAMVPM5_EL2		S3_4_C10_C6_5
150 #define MPAMVPM6_EL2		S3_4_C10_C6_6
151 #define MPAMVPM7_EL2		S3_4_C10_C6_7
152 #define MPAMVPMV_EL2		S3_4_C10_C4_1
153 #define VNCR_EL2		S3_4_C2_C2_0
154 #define PMSCR_EL2		S3_4_C9_C9_0
155 #define TFSR_EL2		S3_4_C5_C6_0
156 #define CONTEXTIDR_EL2		S3_4_C13_C0_1
157 #define TTBR1_EL2		S3_4_C2_C0_1
158 
159 /*******************************************************************************
160  * Generic timer memory mapped registers & offsets
161  ******************************************************************************/
162 #define CNTCR_OFF			U(0x000)
163 #define CNTCV_OFF			U(0x008)
164 #define CNTFID_OFF			U(0x020)
165 
166 #define CNTCR_EN			(U(1) << 0)
167 #define CNTCR_HDBG			(U(1) << 1)
168 #define CNTCR_FCREQ(x)			((x) << 8)
169 
170 /*******************************************************************************
171  * System register bit definitions
172  ******************************************************************************/
173 /* CLIDR definitions */
174 #define LOUIS_SHIFT		U(21)
175 #define LOC_SHIFT		U(24)
176 #define CTYPE_SHIFT(n)		U(3 * (n - 1))
177 #define CLIDR_FIELD_WIDTH	U(3)
178 
179 /* CSSELR definitions */
180 #define LEVEL_SHIFT		U(1)
181 
182 /* Data cache set/way op type defines */
183 #define DCISW			U(0x0)
184 #define DCCISW			U(0x1)
185 #if ERRATA_A53_827319
186 #define DCCSW			DCCISW
187 #else
188 #define DCCSW			U(0x2)
189 #endif
190 
191 #define ID_REG_FIELD_MASK			ULL(0xf)
192 
193 /* ID_AA64PFR0_EL1 definitions */
194 #define ID_AA64PFR0_EL0_SHIFT			U(0)
195 #define ID_AA64PFR0_EL1_SHIFT			U(4)
196 #define ID_AA64PFR0_EL2_SHIFT			U(8)
197 #define ID_AA64PFR0_EL3_SHIFT			U(12)
198 
199 #define ID_AA64PFR0_AMU_SHIFT			U(44)
200 #define ID_AA64PFR0_AMU_MASK			ULL(0xf)
201 #define ID_AA64PFR0_AMU_V1			ULL(0x1)
202 #define ID_AA64PFR0_AMU_V1P1			U(0x2)
203 
204 #define ID_AA64PFR0_ELX_MASK			ULL(0xf)
205 
206 #define ID_AA64PFR0_GIC_SHIFT			U(24)
207 #define ID_AA64PFR0_GIC_WIDTH			U(4)
208 #define ID_AA64PFR0_GIC_MASK			ULL(0xf)
209 
210 #define ID_AA64PFR0_SVE_SHIFT			U(32)
211 #define ID_AA64PFR0_SVE_MASK			ULL(0xf)
212 #define ID_AA64PFR0_SVE_LENGTH			U(4)
213 #define SVE_IMPLEMENTED				ULL(0x1)
214 
215 #define ID_AA64PFR0_SEL2_SHIFT			U(36)
216 #define ID_AA64PFR0_SEL2_MASK			ULL(0xf)
217 
218 #define ID_AA64PFR0_MPAM_SHIFT			U(40)
219 #define ID_AA64PFR0_MPAM_MASK			ULL(0xf)
220 
221 #define ID_AA64PFR0_DIT_SHIFT			U(48)
222 #define ID_AA64PFR0_DIT_MASK			ULL(0xf)
223 #define ID_AA64PFR0_DIT_LENGTH			U(4)
224 #define DIT_IMPLEMENTED				ULL(1)
225 
226 #define ID_AA64PFR0_CSV2_SHIFT			U(56)
227 #define ID_AA64PFR0_CSV2_MASK			ULL(0xf)
228 #define ID_AA64PFR0_CSV2_LENGTH			U(4)
229 #define CSV2_2_IMPLEMENTED			ULL(0x2)
230 #define CSV2_3_IMPLEMENTED			ULL(0x3)
231 
232 #define ID_AA64PFR0_FEAT_RME_SHIFT		U(52)
233 #define ID_AA64PFR0_FEAT_RME_MASK		ULL(0xf)
234 #define ID_AA64PFR0_FEAT_RME_LENGTH		U(4)
235 #define RME_NOT_IMPLEMENTED			ULL(0)
236 
237 #define ID_AA64PFR0_RAS_SHIFT			U(28)
238 #define ID_AA64PFR0_RAS_MASK			ULL(0xf)
239 #define ID_AA64PFR0_RAS_LENGTH			U(4)
240 
241 /* Exception level handling */
242 #define EL_IMPL_NONE		ULL(0)
243 #define EL_IMPL_A64ONLY		ULL(1)
244 #define EL_IMPL_A64_A32		ULL(2)
245 
246 /* ID_AA64DFR0_EL1.DebugVer definitions */
247 #define ID_AA64DFR0_DEBUGVER_SHIFT		U(0)
248 #define ID_AA64DFR0_DEBUGVER_MASK		ULL(0xf)
249 #define DEBUGVER_V8P9_IMPLEMENTED		ULL(0xb)
250 
251 /* ID_AA64DFR0_EL1.TraceVer definitions */
252 #define ID_AA64DFR0_TRACEVER_SHIFT	U(4)
253 #define ID_AA64DFR0_TRACEVER_MASK	ULL(0xf)
254 #define ID_AA64DFR0_TRACEVER_LENGTH	U(4)
255 
256 #define ID_AA64DFR0_TRACEFILT_SHIFT	U(40)
257 #define ID_AA64DFR0_TRACEFILT_MASK	U(0xf)
258 #define ID_AA64DFR0_TRACEFILT_LENGTH	U(4)
259 #define TRACEFILT_IMPLEMENTED		ULL(1)
260 
261 #define ID_AA64DFR0_PMUVER_LENGTH	U(4)
262 #define ID_AA64DFR0_PMUVER_SHIFT	U(8)
263 #define ID_AA64DFR0_PMUVER_MASK		U(0xf)
264 #define ID_AA64DFR0_PMUVER_PMUV3	U(1)
265 #define ID_AA64DFR0_PMUVER_PMUV3P9	U(9)
266 #define ID_AA64DFR0_PMUVER_IMP_DEF	U(0xf)
267 
268 /* ID_AA64DFR0_EL1.SEBEP definitions */
269 #define ID_AA64DFR0_SEBEP_SHIFT		U(24)
270 #define ID_AA64DFR0_SEBEP_MASK		ULL(0xf)
271 #define SEBEP_IMPLEMENTED		ULL(1)
272 
273 /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
274 #define ID_AA64DFR0_PMS_SHIFT		U(32)
275 #define ID_AA64DFR0_PMS_MASK		ULL(0xf)
276 #define SPE_IMPLEMENTED			ULL(0x1)
277 #define SPE_NOT_IMPLEMENTED		ULL(0x0)
278 
279 /* ID_AA64DFR0_EL1.TraceBuffer definitions */
280 #define ID_AA64DFR0_TRACEBUFFER_SHIFT		U(44)
281 #define ID_AA64DFR0_TRACEBUFFER_MASK		ULL(0xf)
282 #define TRACEBUFFER_IMPLEMENTED			ULL(1)
283 
284 /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
285 #define ID_AA64DFR0_MTPMU_SHIFT		U(48)
286 #define ID_AA64DFR0_MTPMU_MASK		ULL(0xf)
287 #define MTPMU_IMPLEMENTED		ULL(1)
288 #define MTPMU_NOT_IMPLEMENTED		ULL(15)
289 
290 /* ID_AA64DFR0_EL1.BRBE definitions */
291 #define ID_AA64DFR0_BRBE_SHIFT		U(52)
292 #define ID_AA64DFR0_BRBE_MASK		ULL(0xf)
293 #define BRBE_IMPLEMENTED		ULL(1)
294 
295 /* ID_AA64DFR1_EL1 definitions */
296 #define ID_AA64DFR1_EBEP_SHIFT		U(48)
297 #define ID_AA64DFR1_EBEP_MASK		ULL(0xf)
298 #define EBEP_IMPLEMENTED		ULL(1)
299 
300 /* ID_AA64ISAR0_EL1 definitions */
301 #define ID_AA64ISAR0_RNDR_SHIFT	U(60)
302 #define ID_AA64ISAR0_RNDR_MASK	ULL(0xf)
303 
304 /* ID_AA64ISAR1_EL1 definitions */
305 #define ID_AA64ISAR1_EL1		S3_0_C0_C6_1
306 
307 #define ID_AA64ISAR1_LS64_SHIFT		U(60)
308 #define ID_AA64ISAR1_LS64_MASK		ULL(0xf)
309 #define LS64_ACCDATA_IMPLEMENTED	ULL(0x3)
310 #define LS64_V_IMPLEMENTED		ULL(0x2)
311 #define LS64_IMPLEMENTED		ULL(0x1)
312 #define LS64_NOT_IMPLEMENTED		ULL(0x0)
313 
314 #define ID_AA64ISAR1_SB_SHIFT		U(36)
315 #define ID_AA64ISAR1_SB_MASK		ULL(0xf)
316 #define SB_IMPLEMENTED			ULL(0x1)
317 #define SB_NOT_IMPLEMENTED		ULL(0x0)
318 
319 #define ID_AA64ISAR1_GPI_SHIFT		U(28)
320 #define ID_AA64ISAR1_GPI_MASK		ULL(0xf)
321 #define ID_AA64ISAR1_GPA_SHIFT		U(24)
322 #define ID_AA64ISAR1_GPA_MASK		ULL(0xf)
323 
324 #define ID_AA64ISAR1_API_SHIFT		U(8)
325 #define ID_AA64ISAR1_API_MASK		ULL(0xf)
326 #define ID_AA64ISAR1_APA_SHIFT		U(4)
327 #define ID_AA64ISAR1_APA_MASK		ULL(0xf)
328 
329 /* ID_AA64ISAR2_EL1 definitions */
330 #define ID_AA64ISAR2_EL1		S3_0_C0_C6_2
331 #define ID_AA64ISAR2_EL1_MOPS_SHIFT	U(16)
332 #define ID_AA64ISAR2_EL1_MOPS_MASK	ULL(0xf)
333 
334 #define MOPS_IMPLEMENTED		ULL(0x1)
335 
336 #define ID_AA64ISAR2_GPA3_SHIFT		U(8)
337 #define ID_AA64ISAR2_GPA3_MASK		ULL(0xf)
338 
339 #define ID_AA64ISAR2_APA3_SHIFT		U(12)
340 #define ID_AA64ISAR2_APA3_MASK		ULL(0xf)
341 
342 #define ID_AA64ISAR2_SYSREG128_SHIFT	U(32)
343 #define ID_AA64ISAR2_SYSREG128_MASK	ULL(0xf)
344 
345 /* ID_AA64MMFR0_EL1 definitions */
346 #define ID_AA64MMFR0_EL1_PARANGE_SHIFT	U(0)
347 #define ID_AA64MMFR0_EL1_PARANGE_MASK	ULL(0xf)
348 
349 #define PARANGE_0000	U(32)
350 #define PARANGE_0001	U(36)
351 #define PARANGE_0010	U(40)
352 #define PARANGE_0011	U(42)
353 #define PARANGE_0100	U(44)
354 #define PARANGE_0101	U(48)
355 #define PARANGE_0110	U(52)
356 #define PARANGE_0111	U(56)
357 
358 #define ID_AA64MMFR0_EL1_ECV_SHIFT		U(60)
359 #define ID_AA64MMFR0_EL1_ECV_MASK		ULL(0xf)
360 #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH		ULL(0x2)
361 #define ECV_IMPLEMENTED				ULL(0x1)
362 
363 #define ID_AA64MMFR0_EL1_FGT_SHIFT		U(56)
364 #define ID_AA64MMFR0_EL1_FGT_MASK		ULL(0xf)
365 #define FGT2_IMPLEMENTED			ULL(0x2)
366 #define FGT_IMPLEMENTED				ULL(0x1)
367 #define FGT_NOT_IMPLEMENTED			ULL(0x0)
368 
369 #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT		U(28)
370 #define ID_AA64MMFR0_EL1_TGRAN4_MASK		ULL(0xf)
371 
372 #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT		U(24)
373 #define ID_AA64MMFR0_EL1_TGRAN64_MASK		ULL(0xf)
374 
375 #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT		U(20)
376 #define ID_AA64MMFR0_EL1_TGRAN16_MASK		ULL(0xf)
377 #define TGRAN16_IMPLEMENTED			ULL(0x1)
378 
379 /* ID_AA64MMFR1_EL1 definitions */
380 #define ID_AA64MMFR1_EL1_TWED_SHIFT		U(32)
381 #define ID_AA64MMFR1_EL1_TWED_MASK		ULL(0xf)
382 #define TWED_IMPLEMENTED			ULL(0x1)
383 
384 #define ID_AA64MMFR1_EL1_PAN_SHIFT		U(20)
385 #define ID_AA64MMFR1_EL1_PAN_MASK		ULL(0xf)
386 #define PAN_IMPLEMENTED				ULL(0x1)
387 #define PAN2_IMPLEMENTED			ULL(0x2)
388 #define PAN3_IMPLEMENTED			ULL(0x3)
389 
390 #define ID_AA64MMFR1_EL1_VHE_SHIFT		U(8)
391 #define ID_AA64MMFR1_EL1_VHE_MASK		ULL(0xf)
392 
393 #define ID_AA64MMFR1_EL1_HCX_SHIFT		U(40)
394 #define ID_AA64MMFR1_EL1_HCX_MASK		ULL(0xf)
395 #define HCX_IMPLEMENTED				ULL(0x1)
396 
397 /* ID_AA64MMFR2_EL1 definitions */
398 #define ID_AA64MMFR2_EL1			S3_0_C0_C7_2
399 
400 #define ID_AA64MMFR2_EL1_ST_SHIFT		U(28)
401 #define ID_AA64MMFR2_EL1_ST_MASK		ULL(0xf)
402 
403 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT		U(20)
404 #define ID_AA64MMFR2_EL1_CCIDX_MASK		ULL(0xf)
405 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH		U(4)
406 
407 #define ID_AA64MMFR2_EL1_UAO_SHIFT		U(4)
408 #define ID_AA64MMFR2_EL1_UAO_MASK		ULL(0xf)
409 
410 #define ID_AA64MMFR2_EL1_CNP_SHIFT		U(0)
411 #define ID_AA64MMFR2_EL1_CNP_MASK		ULL(0xf)
412 
413 #define ID_AA64MMFR2_EL1_NV_SHIFT		U(24)
414 #define ID_AA64MMFR2_EL1_NV_MASK		ULL(0xf)
415 #define NV2_IMPLEMENTED				ULL(0x2)
416 
417 /* ID_AA64MMFR3_EL1 definitions */
418 #define ID_AA64MMFR3_EL1			S3_0_C0_C7_3
419 
420 #define ID_AA64MMFR3_EL1_D128_SHIFT		U(32)
421 #define ID_AA64MMFR3_EL1_D128_MASK		ULL(0xf)
422 #define D128_IMPLEMENTED			ULL(0x1)
423 
424 #define ID_AA64MMFR3_EL1_MEC_SHIFT		U(28)
425 #define ID_AA64MMFR3_EL1_MEC_MASK		ULL(0xf)
426 
427 #define ID_AA64MMFR3_EL1_S2POE_SHIFT		U(20)
428 #define ID_AA64MMFR3_EL1_S2POE_MASK		ULL(0xf)
429 
430 #define ID_AA64MMFR3_EL1_S1POE_SHIFT		U(16)
431 #define ID_AA64MMFR3_EL1_S1POE_MASK		ULL(0xf)
432 
433 #define ID_AA64MMFR3_EL1_S2PIE_SHIFT		U(12)
434 #define ID_AA64MMFR3_EL1_S2PIE_MASK		ULL(0xf)
435 
436 #define ID_AA64MMFR3_EL1_S1PIE_SHIFT		U(8)
437 #define ID_AA64MMFR3_EL1_S1PIE_MASK		ULL(0xf)
438 
439 #define ID_AA64MMFR3_EL1_SCTLR2_SHIFT		U(4)
440 #define ID_AA64MMFR3_EL1_SCTLR2_MASK		ULL(0xf)
441 #define SCTLR2_IMPLEMENTED			ULL(1)
442 
443 #define ID_AA64MMFR3_EL1_TCRX_SHIFT		U(0)
444 #define ID_AA64MMFR3_EL1_TCRX_MASK		ULL(0xf)
445 
446 /* ID_AA64PFR1_EL1 definitions */
447 
448 #define ID_AA64PFR1_EL1_BT_SHIFT	U(0)
449 #define ID_AA64PFR1_EL1_BT_MASK		ULL(0xf)
450 #define BTI_IMPLEMENTED			ULL(1)	/* The BTI mechanism is implemented */
451 
452 #define ID_AA64PFR1_EL1_SSBS_SHIFT	U(4)
453 #define ID_AA64PFR1_EL1_SSBS_MASK	ULL(0xf)
454 #define SSBS_NOT_IMPLEMENTED		ULL(0)	/* No architectural SSBS support */
455 
456 #define ID_AA64PFR1_EL1_MTE_SHIFT	U(8)
457 #define ID_AA64PFR1_EL1_MTE_MASK	ULL(0xf)
458 
459 #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT	U(28)
460 #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK	U(0xf)
461 
462 #define ID_AA64PFR1_EL1_NMI_SHIFT	U(36)
463 #define ID_AA64PFR1_EL1_NMI_MASK	ULL(0xf)
464 #define NMI_IMPLEMENTED			ULL(1)
465 
466 #define ID_AA64PFR1_EL1_GCS_SHIFT	U(44)
467 #define ID_AA64PFR1_EL1_GCS_MASK	ULL(0xf)
468 #define GCS_IMPLEMENTED			ULL(1)
469 
470 #define ID_AA64PFR1_EL1_THE_SHIFT	U(48)
471 #define ID_AA64PFR1_EL1_THE_MASK	ULL(0xf)
472 #define THE_IMPLEMENTED			ULL(1)
473 
474 #define RNG_TRAP_IMPLEMENTED		ULL(0x1)
475 
476 /* ID_AA64PFR2_EL1 definitions */
477 #define ID_AA64PFR2_EL1				S3_0_C0_C4_2
478 
479 #define ID_AA64PFR2_EL1_MTEPERM_SHIFT		U(0)
480 #define ID_AA64PFR2_EL1_MTEPERM_MASK		ULL(0xf)
481 
482 #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT	U(4)
483 #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK	ULL(0xf)
484 
485 #define ID_AA64PFR2_EL1_MTEFAR_SHIFT		U(8)
486 #define ID_AA64PFR2_EL1_MTEFAR_MASK		ULL(0xf)
487 
488 #define ID_AA64PFR2_EL1_FPMR_SHIFT		U(32)
489 #define ID_AA64PFR2_EL1_FPMR_MASK		ULL(0xf)
490 
491 #define FPMR_IMPLEMENTED			ULL(0x1)
492 
493 #define VDISR_EL2				S3_4_C12_C1_1
494 #define VSESR_EL2				S3_4_C5_C2_3
495 
496 /* Memory Tagging Extension is not implemented */
497 #define MTE_UNIMPLEMENTED	U(0)
498 /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
499 #define MTE_IMPLEMENTED_EL0	U(1)
500 /* FEAT_MTE2: Full MTE is implemented */
501 #define MTE_IMPLEMENTED_ELX	U(2)
502 /*
503  * FEAT_MTE3: MTE is implemented with support for
504  * asymmetric Tag Check Fault handling
505  */
506 #define MTE_IMPLEMENTED_ASY	U(3)
507 
508 #define ID_AA64PFR1_MPAM_FRAC_SHIFT	ULL(16)
509 #define ID_AA64PFR1_MPAM_FRAC_MASK	ULL(0xf)
510 
511 #define ID_AA64PFR1_EL1_SME_SHIFT		U(24)
512 #define ID_AA64PFR1_EL1_SME_MASK		ULL(0xf)
513 #define ID_AA64PFR1_EL1_SME_WIDTH		U(4)
514 #define SME_IMPLEMENTED				ULL(0x1)
515 #define SME2_IMPLEMENTED			ULL(0x2)
516 #define SME_NOT_IMPLEMENTED			ULL(0x0)
517 
518 /* ID_AA64PFR2_EL1 definitions */
519 #define ID_AA64PFR2_EL1				S3_0_C0_C4_2
520 #define ID_AA64PFR2_EL1_GCIE_SHIFT		12
521 #define ID_AA64PFR2_EL1_GCIE_MASK		ULL(0xf)
522 
523 /* ID_PFR1_EL1 definitions */
524 #define ID_PFR1_VIRTEXT_SHIFT	U(12)
525 #define ID_PFR1_VIRTEXT_MASK	U(0xf)
526 #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
527 				 & ID_PFR1_VIRTEXT_MASK)
528 
529 /* SCTLR definitions */
530 #define SCTLR_EL2_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
531 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
532 			 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
533 
534 #define SCTLR_EL1_RES1	((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
535 			 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
536 
537 #define SCTLR_AARCH32_EL1_RES1 \
538 			((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
539 			 (U(1) << 4) | (U(1) << 3))
540 
541 #define SCTLR_EL3_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
542 			(U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
543 			(U(1) << 11) | (U(1) << 5) | (U(1) << 4))
544 
545 #define SCTLR_M_BIT		(ULL(1) << 0)
546 #define SCTLR_A_BIT		(ULL(1) << 1)
547 #define SCTLR_C_BIT		(ULL(1) << 2)
548 #define SCTLR_SA_BIT		(ULL(1) << 3)
549 #define SCTLR_SA0_BIT		(ULL(1) << 4)
550 #define SCTLR_CP15BEN_BIT	(ULL(1) << 5)
551 #define SCTLR_nAA_BIT		(ULL(1) << 6)
552 #define SCTLR_ITD_BIT		(ULL(1) << 7)
553 #define SCTLR_SED_BIT		(ULL(1) << 8)
554 #define SCTLR_UMA_BIT		(ULL(1) << 9)
555 #define SCTLR_EnRCTX_BIT	(ULL(1) << 10)
556 #define SCTLR_EOS_BIT		(ULL(1) << 11)
557 #define SCTLR_I_BIT		(ULL(1) << 12)
558 #define SCTLR_EnDB_BIT		(ULL(1) << 13)
559 #define SCTLR_DZE_BIT		(ULL(1) << 14)
560 #define SCTLR_UCT_BIT		(ULL(1) << 15)
561 #define SCTLR_NTWI_BIT		(ULL(1) << 16)
562 #define SCTLR_NTWE_BIT		(ULL(1) << 18)
563 #define SCTLR_WXN_BIT		(ULL(1) << 19)
564 #define SCTLR_TSCXT_BIT		(ULL(1) << 20)
565 #define SCTLR_IESB_BIT		(ULL(1) << 21)
566 #define SCTLR_EIS_BIT		(ULL(1) << 22)
567 #define SCTLR_SPAN_BIT		(ULL(1) << 23)
568 #define SCTLR_E0E_BIT		(ULL(1) << 24)
569 #define SCTLR_EE_BIT		(ULL(1) << 25)
570 #define SCTLR_UCI_BIT		(ULL(1) << 26)
571 #define SCTLR_EnDA_BIT		(ULL(1) << 27)
572 #define SCTLR_nTLSMD_BIT	(ULL(1) << 28)
573 #define SCTLR_LSMAOE_BIT	(ULL(1) << 29)
574 #define SCTLR_EnIB_BIT		(ULL(1) << 30)
575 #define SCTLR_EnIA_BIT		(ULL(1) << 31)
576 #define SCTLR_BT0_BIT		(ULL(1) << 35)
577 #define SCTLR_BT1_BIT		(ULL(1) << 36)
578 #define SCTLR_BT_BIT		(ULL(1) << 36)
579 #define SCTLR_ITFSB_BIT		(ULL(1) << 37)
580 #define SCTLR_TCF0_SHIFT	U(38)
581 #define SCTLR_TCF0_MASK		ULL(3)
582 #define SCTLR_ENTP2_BIT		(ULL(1) << 60)
583 #define SCTLR_SPINTMASK_BIT	(ULL(1) << 62)
584 
585 /* Tag Check Faults in EL0 have no effect on the PE */
586 #define	SCTLR_TCF0_NO_EFFECT	U(0)
587 /* Tag Check Faults in EL0 cause a synchronous exception */
588 #define	SCTLR_TCF0_SYNC		U(1)
589 /* Tag Check Faults in EL0 are asynchronously accumulated */
590 #define	SCTLR_TCF0_ASYNC	U(2)
591 /*
592  * Tag Check Faults in EL0 cause a synchronous exception on reads,
593  * and are asynchronously accumulated on writes
594  */
595 #define	SCTLR_TCF0_SYNCR_ASYNCW	U(3)
596 
597 #define SCTLR_TCF_SHIFT		U(40)
598 #define SCTLR_TCF_MASK		ULL(3)
599 
600 /* Tag Check Faults in EL1 have no effect on the PE */
601 #define	SCTLR_TCF_NO_EFFECT	U(0)
602 /* Tag Check Faults in EL1 cause a synchronous exception */
603 #define	SCTLR_TCF_SYNC		U(1)
604 /* Tag Check Faults in EL1 are asynchronously accumulated */
605 #define	SCTLR_TCF_ASYNC		U(2)
606 /*
607  * Tag Check Faults in EL1 cause a synchronous exception on reads,
608  * and are asynchronously accumulated on writes
609  */
610 #define	SCTLR_TCF_SYNCR_ASYNCW	U(3)
611 
612 #define SCTLR_ATA0_BIT		(ULL(1) << 42)
613 #define SCTLR_ATA_BIT		(ULL(1) << 43)
614 #define SCTLR_DSSBS_SHIFT	U(44)
615 #define SCTLR_DSSBS_BIT		(ULL(1) << SCTLR_DSSBS_SHIFT)
616 #define SCTLR_TWEDEn_BIT	(ULL(1) << 45)
617 #define SCTLR_TWEDEL_SHIFT	U(46)
618 #define SCTLR_TWEDEL_MASK	ULL(0xf)
619 #define SCTLR_EnASR_BIT		(ULL(1) << 54)
620 #define SCTLR_EnAS0_BIT		(ULL(1) << 55)
621 #define SCTLR_EnALS_BIT		(ULL(1) << 56)
622 #define SCTLR_EPAN_BIT		(ULL(1) << 57)
623 #define SCTLR_RESET_VAL		SCTLR_EL3_RES1
624 
625 #define SCTLR2_EnPACM_BIT	(ULL(1) << 7)
626 
627 /* SCTLR2 currently has no RES1 fields so reset to 0 */
628 #define SCTLR2_RESET_VAL	ULL(0)
629 
630 /* CPACR_EL1 definitions */
631 #define CPACR_EL1_FPEN(x)	((x) << 20)
632 #define CPACR_EL1_FP_TRAP_EL0	UL(0x1)
633 #define CPACR_EL1_FP_TRAP_ALL	UL(0x2)
634 #define CPACR_EL1_FP_TRAP_NONE	UL(0x3)
635 #define CPACR_EL1_SMEN_SHIFT	U(24)
636 #define CPACR_EL1_SMEN_MASK	ULL(0x3)
637 
638 /* SCR definitions */
639 #if ENABLE_FEAT_GCIE
640 #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5) | SCR_FIQ_BIT)
641 #else
642 #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5))
643 #endif
644 #define SCR_NSE_SHIFT		U(62)
645 #define SCR_FGTEN2_BIT		(UL(1) << 59)
646 #define SCR_NSE_BIT		(ULL(1) << SCR_NSE_SHIFT)
647 #define SCR_EnFPM_BIT		(ULL(1) << 50)
648 #define SCR_MECEn_BIT		(UL(1) << 49)
649 #define SCR_GPF_BIT		(UL(1) << 48)
650 #define SCR_D128En_BIT		(UL(1) << 47)
651 #define SCR_TWEDEL_SHIFT	U(30)
652 #define SCR_TWEDEL_MASK		ULL(0xf)
653 #define SCR_PIEN_BIT		(UL(1) << 45)
654 #define SCR_SCTLR2En_BIT	(UL(1) << 44)
655 #define SCR_TCR2EN_BIT		(UL(1) << 43)
656 #define SCR_RCWMASKEn_BIT	(UL(1) << 42)
657 #define SCR_ENTP2_SHIFT		U(41)
658 #define SCR_ENTP2_BIT		(UL(1) << SCR_ENTP2_SHIFT)
659 #define SCR_TRNDR_BIT		(UL(1) << 40)
660 #define SCR_GCSEn_BIT		(UL(1) << 39)
661 #define SCR_HXEn_BIT		(UL(1) << 38)
662 #define SCR_ADEn_BIT		(UL(1) << 37)
663 #define SCR_EnAS0_BIT		(UL(1) << 36)
664 #define SCR_AMVOFFEN_SHIFT	U(35)
665 #define SCR_AMVOFFEN_BIT	(UL(1) << SCR_AMVOFFEN_SHIFT)
666 #define SCR_TWEDEn_BIT		(UL(1) << 29)
667 #define SCR_ECVEN_BIT		(UL(1) << 28)
668 #define SCR_FGTEN_BIT		(UL(1) << 27)
669 #define SCR_ATA_BIT		(UL(1) << 26)
670 #define SCR_EnSCXT_BIT		(UL(1) << 25)
671 #define SCR_FIEN_BIT		(UL(1) << 21)
672 #define SCR_EEL2_BIT		(UL(1) << 18)
673 #define SCR_API_BIT		(UL(1) << 17)
674 #define SCR_APK_BIT		(UL(1) << 16)
675 #define SCR_TERR_BIT		(UL(1) << 15)
676 #define SCR_TWE_BIT		(UL(1) << 13)
677 #define SCR_TWI_BIT		(UL(1) << 12)
678 #define SCR_ST_BIT		(UL(1) << 11)
679 #define SCR_RW_BIT		(UL(1) << 10)
680 #define SCR_SIF_BIT		(UL(1) << 9)
681 #define SCR_HCE_BIT		(UL(1) << 8)
682 #define SCR_SMD_BIT		(UL(1) << 7)
683 #define SCR_EA_BIT		(UL(1) << 3)
684 #define SCR_FIQ_BIT		(UL(1) << 2)
685 #define SCR_IRQ_BIT		(UL(1) << 1)
686 #define SCR_NS_BIT		(UL(1) << 0)
687 #define SCR_VALID_BIT_MASK	U(0x24000002F8F)
688 #define SCR_RESET_VAL		SCR_RES1_BITS
689 
690 /* MDCR_EL3 definitions */
691 #define MDCR_EBWE_BIT		(ULL(1) << 43)
692 #define MDCR_EnPMS3_BIT		(ULL(1) << 42)
693 #define MDCR_E3BREC_BIT		(ULL(1) << 38)
694 #define MDCR_E3BREW_BIT		(ULL(1) << 37)
695 #define MDCR_EnPMSN_BIT		(ULL(1) << 36)
696 #define MDCR_MPMX_BIT		(ULL(1) << 35)
697 #define MDCR_MCCD_BIT		(ULL(1) << 34)
698 #define MDCR_SBRBE_SHIFT	U(32)
699 #define MDCR_SBRBE(x)		((x) << MDCR_SBRBE_SHIFT)
700 #define MDCR_SBRBE_ALL		ULL(0x3)
701 #define MDCR_SBRBE_NS		ULL(0x1)
702 #define MDCR_NSTB(x)		((x) << 24)
703 #define MDCR_NSTB_EL1		ULL(0x3)
704 #define MDCR_NSTB_EL3		ULL(0x2)
705 #define MDCR_NSTBE_BIT		(ULL(1) << 26)
706 #define MDCR_MTPME_BIT		(ULL(1) << 28)
707 #define MDCR_TDCC_BIT		(ULL(1) << 27)
708 #define MDCR_SCCD_BIT		(ULL(1) << 23)
709 #define MDCR_EPMAD_BIT		(ULL(1) << 21)
710 #define MDCR_EDAD_BIT		(ULL(1) << 20)
711 #define MDCR_TTRF_BIT		(ULL(1) << 19)
712 #define MDCR_STE_BIT		(ULL(1) << 18)
713 #define MDCR_SPME_BIT		(ULL(1) << 17)
714 #define MDCR_SDD_BIT		(ULL(1) << 16)
715 #define MDCR_SPD32(x)		((x) << 14)
716 #define MDCR_SPD32_LEGACY	ULL(0x0)
717 #define MDCR_SPD32_DISABLE	ULL(0x2)
718 #define MDCR_SPD32_ENABLE	ULL(0x3)
719 #define MDCR_NSPB(x)		((x) << 12)
720 #define MDCR_NSPB_EL1		ULL(0x3)
721 #define MDCR_NSPB_EL3		ULL(0x2)
722 #define MDCR_NSPBE_BIT		(ULL(1) << 11)
723 #define MDCR_TDOSA_BIT		(ULL(1) << 10)
724 #define MDCR_TDA_BIT		(ULL(1) << 9)
725 #define MDCR_EnPM2_BIT		(ULL(1) << 7)
726 #define MDCR_TPM_BIT		(ULL(1) << 6)
727 #define MDCR_RLTE_BIT		(ULL(1) << 0)
728 #define MDCR_EL3_RESET_VAL	MDCR_MTPME_BIT
729 
730 /* MDCR_EL2 definitions */
731 #define MDCR_EL2_MTPME		(U(1) << 28)
732 #define MDCR_EL2_HLP_BIT	(U(1) << 26)
733 #define MDCR_EL2_E2TB(x)	((x) << 24)
734 #define MDCR_EL2_E2TB_EL1	U(0x3)
735 #define MDCR_EL2_HCCD_BIT	(U(1) << 23)
736 #define MDCR_EL2_TTRF		(U(1) << 19)
737 #define MDCR_EL2_HPMD_BIT	(U(1) << 17)
738 #define MDCR_EL2_TPMS		(U(1) << 14)
739 #define MDCR_EL2_E2PB(x)	((x) << 12)
740 #define MDCR_EL2_E2PB_EL1	U(0x3)
741 #define MDCR_EL2_TDRA_BIT	(U(1) << 11)
742 #define MDCR_EL2_TDOSA_BIT	(U(1) << 10)
743 #define MDCR_EL2_TDA_BIT	(U(1) << 9)
744 #define MDCR_EL2_TDE_BIT	(U(1) << 8)
745 #define MDCR_EL2_HPME_BIT	(U(1) << 7)
746 #define MDCR_EL2_TPM_BIT	(U(1) << 6)
747 #define MDCR_EL2_TPMCR_BIT	(U(1) << 5)
748 #define MDCR_EL2_HPMN_MASK	U(0x1f)
749 #define MDCR_EL2_RESET_VAL	U(0x0)
750 
751 /* HSTR_EL2 definitions */
752 #define HSTR_EL2_RESET_VAL	U(0x0)
753 #define HSTR_EL2_T_MASK		U(0xff)
754 
755 /* CNTHP_CTL_EL2 definitions */
756 #define CNTHP_CTL_ENABLE_BIT	(U(1) << 0)
757 #define CNTHP_CTL_RESET_VAL	U(0x0)
758 
759 /* VTTBR_EL2 definitions */
760 #define VTTBR_RESET_VAL		ULL(0x0)
761 #define VTTBR_VMID_MASK		ULL(0xff)
762 #define VTTBR_VMID_SHIFT	U(48)
763 #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
764 #define VTTBR_BADDR_SHIFT	U(0)
765 
766 /* HCR definitions */
767 #define HCR_RESET_VAL		ULL(0x0)
768 #define HCR_AMVOFFEN_SHIFT	U(51)
769 #define HCR_AMVOFFEN_BIT	(ULL(1) << HCR_AMVOFFEN_SHIFT)
770 #define HCR_TEA_BIT		(ULL(1) << 47)
771 #define HCR_API_BIT		(ULL(1) << 41)
772 #define HCR_APK_BIT		(ULL(1) << 40)
773 #define HCR_E2H_BIT		(ULL(1) << 34)
774 #define HCR_HCD_BIT		(ULL(1) << 29)
775 #define HCR_TGE_BIT		(ULL(1) << 27)
776 #define HCR_RW_SHIFT		U(31)
777 #define HCR_RW_BIT		(ULL(1) << HCR_RW_SHIFT)
778 #define HCR_TWE_BIT		(ULL(1) << 14)
779 #define HCR_TWI_BIT		(ULL(1) << 13)
780 #define HCR_AMO_BIT		(ULL(1) << 5)
781 #define HCR_IMO_BIT		(ULL(1) << 4)
782 #define HCR_FMO_BIT		(ULL(1) << 3)
783 
784 /* ISR definitions */
785 #define ISR_A_SHIFT		U(8)
786 #define ISR_I_SHIFT		U(7)
787 #define ISR_F_SHIFT		U(6)
788 
789 /* CNTHCTL_EL2 definitions */
790 #define CNTHCTL_RESET_VAL	U(0x0)
791 #define EVNTEN_BIT		(U(1) << 2)
792 #define EL1PCEN_BIT		(U(1) << 1)
793 #define EL1PCTEN_BIT		(U(1) << 0)
794 
795 /* CNTKCTL_EL1 definitions */
796 #define EL0PTEN_BIT		(U(1) << 9)
797 #define EL0VTEN_BIT		(U(1) << 8)
798 #define EL0PCTEN_BIT		(U(1) << 0)
799 #define EL0VCTEN_BIT		(U(1) << 1)
800 #define EVNTEN_BIT		(U(1) << 2)
801 #define EVNTDIR_BIT		(U(1) << 3)
802 #define EVNTI_SHIFT		U(4)
803 #define EVNTI_MASK		U(0xf)
804 
805 /* CPTR_EL3 definitions */
806 #define TCPAC_BIT		(U(1) << 31)
807 #define TAM_SHIFT		U(30)
808 #define TAM_BIT			(U(1) << TAM_SHIFT)
809 #define TTA_BIT			(U(1) << 20)
810 #define ESM_BIT			(U(1) << 12)
811 #define TFP_BIT			(U(1) << 10)
812 #define CPTR_EZ_BIT		(U(1) << 8)
813 #define CPTR_EL3_RESET_VAL	((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
814 				~(CPTR_EZ_BIT | ESM_BIT))
815 
816 /* CPTR_EL2 definitions */
817 #define CPTR_EL2_RES1		((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
818 #define CPTR_EL2_TCPAC_BIT	(U(1) << 31)
819 #define CPTR_EL2_TAM_SHIFT	U(30)
820 #define CPTR_EL2_TAM_BIT	(U(1) << CPTR_EL2_TAM_SHIFT)
821 #define CPTR_EL2_SMEN_MASK	ULL(0x3)
822 #define CPTR_EL2_SMEN_SHIFT	U(24)
823 #define CPTR_EL2_TTA_BIT	(U(1) << 20)
824 #define CPTR_EL2_TSM_BIT	(U(1) << 12)
825 #define CPTR_EL2_TFP_BIT	(U(1) << 10)
826 #define CPTR_EL2_TZ_BIT		(U(1) << 8)
827 #define CPTR_EL2_RESET_VAL	CPTR_EL2_RES1
828 
829 /* VTCR_EL2 definitions */
830 #define VTCR_RESET_VAL		U(0x0)
831 #define VTCR_EL2_MSA		(U(1) << 31)
832 
833 /* CPSR/SPSR definitions */
834 #define DAIF_FIQ_BIT		(U(1) << 0)
835 #define DAIF_IRQ_BIT		(U(1) << 1)
836 #define DAIF_ABT_BIT		(U(1) << 2)
837 #define DAIF_DBG_BIT		(U(1) << 3)
838 #define SPSR_V_BIT		(U(1) << 28)
839 #define SPSR_C_BIT		(U(1) << 29)
840 #define SPSR_Z_BIT		(U(1) << 30)
841 #define SPSR_N_BIT		(U(1) << 31)
842 #define SPSR_DAIF_SHIFT		U(6)
843 #define SPSR_DAIF_MASK		U(0xf)
844 
845 #define SPSR_AIF_SHIFT		U(6)
846 #define SPSR_AIF_MASK		U(0x7)
847 
848 #define SPSR_E_SHIFT		U(9)
849 #define SPSR_E_MASK		U(0x1)
850 #define SPSR_E_LITTLE		U(0x0)
851 #define SPSR_E_BIG		U(0x1)
852 
853 #define SPSR_T_SHIFT		U(5)
854 #define SPSR_T_MASK		U(0x1)
855 #define SPSR_T_ARM		U(0x0)
856 #define SPSR_T_THUMB		U(0x1)
857 
858 #define SPSR_M_SHIFT		U(4)
859 #define SPSR_M_MASK		U(0x1)
860 #define SPSR_M_AARCH64		U(0x0)
861 #define SPSR_M_AARCH32		U(0x1)
862 #define SPSR_M_EL1H		U(0x5)
863 #define SPSR_M_EL2H		U(0x9)
864 
865 #define SPSR_EL_SHIFT		U(2)
866 #define SPSR_EL_WIDTH		U(2)
867 
868 #define SPSR_BTYPE_SHIFT_AARCH64	U(10)
869 #define SPSR_BTYPE_MASK_AARCH64	U(0x3)
870 #define SPSR_SSBS_SHIFT_AARCH64	U(12)
871 #define SPSR_SSBS_BIT_AARCH64	(ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
872 #define SPSR_SSBS_SHIFT_AARCH32 U(23)
873 #define SPSR_SSBS_BIT_AARCH32	(ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
874 #define SPSR_ALLINT_BIT_AARCH64	BIT_64(13)
875 #define SPSR_IL_BIT		BIT_64(20)
876 #define SPSR_SS_BIT		BIT_64(21)
877 #define SPSR_PAN_BIT		BIT_64(22)
878 #define SPSR_UAO_BIT_AARCH64	BIT_64(23)
879 #define SPSR_DIT_BIT		BIT(24)
880 #define SPSR_TCO_BIT_AARCH64	BIT_64(25)
881 #define SPSR_PM_BIT_AARCH64	BIT_64(32)
882 #define SPSR_PPEND_BIT		BIT(33)
883 #define SPSR_EXLOCK_BIT_AARCH64	BIT_64(34)
884 #define SPSR_NZCV		(SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT)
885 #define SPSR_PACM_BIT_AARCH64	BIT_64(35)
886 
887 #define DISABLE_ALL_EXCEPTIONS \
888 		(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
889 #define DISABLE_INTERRUPTS	(DAIF_FIQ_BIT | DAIF_IRQ_BIT)
890 
891 /*
892  * RMR_EL3 definitions
893  */
894 #define RMR_EL3_RR_BIT		(U(1) << 1)
895 #define RMR_EL3_AA64_BIT	(U(1) << 0)
896 
897 /*
898  * HI-VECTOR address for AArch32 state
899  */
900 #define HI_VECTOR_BASE		U(0xFFFF0000)
901 
902 /*
903  * TCR definitions
904  */
905 #define TCR_EL3_RES1		((ULL(1) << 31) | (ULL(1) << 23))
906 #define TCR_EL2_RES1		((ULL(1) << 31) | (ULL(1) << 23))
907 #define TCR_EL1_IPS_SHIFT	U(32)
908 #define TCR_EL2_PS_SHIFT	U(16)
909 #define TCR_EL3_PS_SHIFT	U(16)
910 
911 #define TCR_TxSZ_MIN		ULL(16)
912 #define TCR_TxSZ_MAX		ULL(39)
913 #define TCR_TxSZ_MAX_TTST	ULL(48)
914 
915 #define TCR_T0SZ_SHIFT		U(0)
916 #define TCR_T1SZ_SHIFT		U(16)
917 
918 /* (internal) physical address size bits in EL3/EL1 */
919 #define TCR_PS_BITS_4GB		ULL(0x0)
920 #define TCR_PS_BITS_64GB	ULL(0x1)
921 #define TCR_PS_BITS_1TB		ULL(0x2)
922 #define TCR_PS_BITS_4TB		ULL(0x3)
923 #define TCR_PS_BITS_16TB	ULL(0x4)
924 #define TCR_PS_BITS_256TB	ULL(0x5)
925 
926 #define ADDR_MASK_48_TO_63	ULL(0xFFFF000000000000)
927 #define ADDR_MASK_44_TO_47	ULL(0x0000F00000000000)
928 #define ADDR_MASK_42_TO_43	ULL(0x00000C0000000000)
929 #define ADDR_MASK_40_TO_41	ULL(0x0000030000000000)
930 #define ADDR_MASK_36_TO_39	ULL(0x000000F000000000)
931 #define ADDR_MASK_32_TO_35	ULL(0x0000000F00000000)
932 
933 #define TCR_RGN_INNER_NC	(ULL(0x0) << 8)
934 #define TCR_RGN_INNER_WBA	(ULL(0x1) << 8)
935 #define TCR_RGN_INNER_WT	(ULL(0x2) << 8)
936 #define TCR_RGN_INNER_WBNA	(ULL(0x3) << 8)
937 
938 #define TCR_RGN_OUTER_NC	(ULL(0x0) << 10)
939 #define TCR_RGN_OUTER_WBA	(ULL(0x1) << 10)
940 #define TCR_RGN_OUTER_WT	(ULL(0x2) << 10)
941 #define TCR_RGN_OUTER_WBNA	(ULL(0x3) << 10)
942 
943 #define TCR_SH_NON_SHAREABLE	(ULL(0x0) << 12)
944 #define TCR_SH_OUTER_SHAREABLE	(ULL(0x2) << 12)
945 #define TCR_SH_INNER_SHAREABLE	(ULL(0x3) << 12)
946 
947 #define TCR_RGN1_INNER_NC	(ULL(0x0) << 24)
948 #define TCR_RGN1_INNER_WBA	(ULL(0x1) << 24)
949 #define TCR_RGN1_INNER_WT	(ULL(0x2) << 24)
950 #define TCR_RGN1_INNER_WBNA	(ULL(0x3) << 24)
951 
952 #define TCR_RGN1_OUTER_NC	(ULL(0x0) << 26)
953 #define TCR_RGN1_OUTER_WBA	(ULL(0x1) << 26)
954 #define TCR_RGN1_OUTER_WT	(ULL(0x2) << 26)
955 #define TCR_RGN1_OUTER_WBNA	(ULL(0x3) << 26)
956 
957 #define TCR_SH1_NON_SHAREABLE	(ULL(0x0) << 28)
958 #define TCR_SH1_OUTER_SHAREABLE	(ULL(0x2) << 28)
959 #define TCR_SH1_INNER_SHAREABLE	(ULL(0x3) << 28)
960 
961 #define TCR_TG0_SHIFT		U(14)
962 #define TCR_TG0_MASK		ULL(3)
963 #define TCR_TG0_4K		(ULL(0) << TCR_TG0_SHIFT)
964 #define TCR_TG0_64K		(ULL(1) << TCR_TG0_SHIFT)
965 #define TCR_TG0_16K		(ULL(2) << TCR_TG0_SHIFT)
966 
967 #define TCR_TG1_SHIFT		U(30)
968 #define TCR_TG1_MASK		ULL(3)
969 #define TCR_TG1_16K		(ULL(1) << TCR_TG1_SHIFT)
970 #define TCR_TG1_4K		(ULL(2) << TCR_TG1_SHIFT)
971 #define TCR_TG1_64K		(ULL(3) << TCR_TG1_SHIFT)
972 
973 #define TCR_EPD0_BIT		(ULL(1) << 7)
974 #define TCR_EPD1_BIT		(ULL(1) << 23)
975 
976 #define MODE_SP_SHIFT		U(0x0)
977 #define MODE_SP_MASK		U(0x1)
978 #define MODE_SP_EL0		U(0x0)
979 #define MODE_SP_ELX		U(0x1)
980 
981 #define MODE_RW_SHIFT		U(0x4)
982 #define MODE_RW_MASK		U(0x1)
983 #define MODE_RW_64		U(0x0)
984 #define MODE_RW_32		U(0x1)
985 
986 #define MODE_EL_SHIFT		U(0x2)
987 #define MODE_EL_MASK		U(0x3)
988 #define MODE_EL_WIDTH		U(0x2)
989 #define MODE_EL3		U(0x3)
990 #define MODE_EL2		U(0x2)
991 #define MODE_EL1		U(0x1)
992 #define MODE_EL0		U(0x0)
993 
994 #define MODE32_SHIFT		U(0)
995 #define MODE32_MASK		U(0xf)
996 #define MODE32_usr		U(0x0)
997 #define MODE32_fiq		U(0x1)
998 #define MODE32_irq		U(0x2)
999 #define MODE32_svc		U(0x3)
1000 #define MODE32_mon		U(0x6)
1001 #define MODE32_abt		U(0x7)
1002 #define MODE32_hyp		U(0xa)
1003 #define MODE32_und		U(0xb)
1004 #define MODE32_sys		U(0xf)
1005 
1006 #define GET_RW(mode)		(((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
1007 #define GET_EL(mode)		(((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
1008 #define GET_SP(mode)		(((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
1009 #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
1010 
1011 #define SPSR_64(el, sp, daif)					\
1012 	(((MODE_RW_64 << MODE_RW_SHIFT) |			\
1013 	(((el) & MODE_EL_MASK) << MODE_EL_SHIFT) |		\
1014 	(((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) |		\
1015 	(((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) &	\
1016 	(~(SPSR_SSBS_BIT_AARCH64)))
1017 
1018 #define SPSR_MODE32(mode, isa, endian, aif)		\
1019 	(((MODE_RW_32 << MODE_RW_SHIFT) |		\
1020 	(((mode) & MODE32_MASK) << MODE32_SHIFT) |	\
1021 	(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) |	\
1022 	(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) |	\
1023 	(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) &	\
1024 	(~(SPSR_SSBS_BIT_AARCH32)))
1025 
1026 /*
1027  * TTBR Definitions
1028  */
1029 #define TTBR_CNP_BIT		ULL(0x1)
1030 
1031 /*
1032  * CTR_EL0 definitions
1033  */
1034 #define CTR_CWG_SHIFT		U(24)
1035 #define CTR_CWG_MASK		U(0xf)
1036 #define CTR_ERG_SHIFT		U(20)
1037 #define CTR_ERG_MASK		U(0xf)
1038 #define CTR_DMINLINE_SHIFT	U(16)
1039 #define CTR_DMINLINE_MASK	U(0xf)
1040 #define CTR_L1IP_SHIFT		U(14)
1041 #define CTR_L1IP_MASK		U(0x3)
1042 #define CTR_IMINLINE_SHIFT	U(0)
1043 #define CTR_IMINLINE_MASK	U(0xf)
1044 
1045 #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
1046 
1047 /* Physical timer control register bit fields shifts and masks */
1048 #define CNTP_CTL_ENABLE_SHIFT	U(0)
1049 #define CNTP_CTL_IMASK_SHIFT	U(1)
1050 #define CNTP_CTL_ISTATUS_SHIFT	U(2)
1051 
1052 #define CNTP_CTL_ENABLE_MASK	U(1)
1053 #define CNTP_CTL_IMASK_MASK	U(1)
1054 #define CNTP_CTL_ISTATUS_MASK	U(1)
1055 
1056 /* Physical timer control macros */
1057 #define CNTP_CTL_ENABLE_BIT	(U(1) << CNTP_CTL_ENABLE_SHIFT)
1058 #define CNTP_CTL_IMASK_BIT	(U(1) << CNTP_CTL_IMASK_SHIFT)
1059 
1060 /* Exception Syndrome register bits and bobs */
1061 #define ESR_EC_SHIFT			U(26)
1062 #define ESR_EC_MASK			U(0x3f)
1063 #define ESR_EC_LENGTH			U(6)
1064 #define ESR_ISS_SHIFT			U(0)
1065 #define ESR_ISS_LENGTH			U(25)
1066 #define ESR_IL_BIT			(U(1) << 25)
1067 #define EC_UNKNOWN			U(0x0)
1068 #define EC_WFE_WFI			U(0x1)
1069 #define EC_AARCH32_CP15_MRC_MCR		U(0x3)
1070 #define EC_AARCH32_CP15_MRRC_MCRR	U(0x4)
1071 #define EC_AARCH32_CP14_MRC_MCR		U(0x5)
1072 #define EC_AARCH32_CP14_LDC_STC		U(0x6)
1073 #define EC_FP_SIMD			U(0x7)
1074 #define EC_AARCH32_CP10_MRC		U(0x8)
1075 #define EC_AARCH32_CP14_MRRC_MCRR	U(0xc)
1076 #define EC_ILLEGAL			U(0xe)
1077 #define EC_AARCH32_SVC			U(0x11)
1078 #define EC_AARCH32_HVC			U(0x12)
1079 #define EC_AARCH32_SMC			U(0x13)
1080 #define EC_AARCH64_SVC			U(0x15)
1081 #define EC_AARCH64_HVC			U(0x16)
1082 #define EC_AARCH64_SMC			U(0x17)
1083 #define EC_AARCH64_SYS			U(0x18)
1084 #define EC_IMP_DEF_EL3			U(0x1f)
1085 #define EC_IABORT_LOWER_EL		U(0x20)
1086 #define EC_IABORT_CUR_EL		U(0x21)
1087 #define EC_PC_ALIGN			U(0x22)
1088 #define EC_DABORT_LOWER_EL		U(0x24)
1089 #define EC_DABORT_CUR_EL		U(0x25)
1090 #define EC_SP_ALIGN			U(0x26)
1091 #define EC_AARCH32_FP			U(0x28)
1092 #define EC_AARCH64_FP			U(0x2c)
1093 #define EC_SERROR			U(0x2f)
1094 #define EC_BRK				U(0x3c)
1095 
1096 /*
1097  * External Abort bit in Instruction and Data Aborts synchronous exception
1098  * syndromes.
1099  */
1100 #define ESR_ISS_EABORT_EA_BIT		U(9)
1101 
1102 #define EC_BITS(x)			(((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
1103 
1104 /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
1105 #define RMR_RESET_REQUEST_SHIFT 	U(0x1)
1106 #define RMR_WARM_RESET_CPU		(U(1) << RMR_RESET_REQUEST_SHIFT)
1107 
1108 /*******************************************************************************
1109  * Definitions of register offsets, fields and macros for CPU system
1110  * instructions.
1111  ******************************************************************************/
1112 
1113 #define TLBI_ADDR_SHIFT		U(12)
1114 #define TLBI_ADDR_MASK		ULL(0x00000FFFFFFFFFFF)
1115 #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
1116 
1117 /*******************************************************************************
1118  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
1119  * system level implementation of the Generic Timer.
1120  ******************************************************************************/
1121 #define CNTCTLBASE_CNTFRQ	U(0x0)
1122 #define CNTNSAR			U(0x4)
1123 #define CNTNSAR_NS_SHIFT(x)	(x)
1124 
1125 #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
1126 #define CNTACR_RPCT_SHIFT	U(0x0)
1127 #define CNTACR_RVCT_SHIFT	U(0x1)
1128 #define CNTACR_RFRQ_SHIFT	U(0x2)
1129 #define CNTACR_RVOFF_SHIFT	U(0x3)
1130 #define CNTACR_RWVT_SHIFT	U(0x4)
1131 #define CNTACR_RWPT_SHIFT	U(0x5)
1132 
1133 /*******************************************************************************
1134  * Definitions of register offsets and fields in the CNTBaseN Frame of the
1135  * system level implementation of the Generic Timer.
1136  ******************************************************************************/
1137 /* Physical Count register. */
1138 #define CNTPCT_LO		U(0x0)
1139 /* Counter Frequency register. */
1140 #define CNTBASEN_CNTFRQ		U(0x10)
1141 /* Physical Timer CompareValue register. */
1142 #define CNTP_CVAL_LO		U(0x20)
1143 /* Physical Timer Control register. */
1144 #define CNTP_CTL		U(0x2c)
1145 
1146 /* PMCR_EL0 definitions */
1147 #define PMCR_EL0_RESET_VAL	U(0x0)
1148 #define PMCR_EL0_N_SHIFT	U(11)
1149 #define PMCR_EL0_N_MASK		U(0x1f)
1150 #define PMCR_EL0_N_BITS		(PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
1151 #define PMCR_EL0_LP_BIT		(U(1) << 7)
1152 #define PMCR_EL0_LC_BIT		(U(1) << 6)
1153 #define PMCR_EL0_DP_BIT		(U(1) << 5)
1154 #define PMCR_EL0_X_BIT		(U(1) << 4)
1155 #define PMCR_EL0_D_BIT		(U(1) << 3)
1156 #define PMCR_EL0_C_BIT		(U(1) << 2)
1157 #define PMCR_EL0_P_BIT		(U(1) << 1)
1158 #define PMCR_EL0_E_BIT		(U(1) << 0)
1159 
1160 /*******************************************************************************
1161  * Definitions for system register interface to SVE
1162  ******************************************************************************/
1163 #define ZCR_EL3			S3_6_C1_C2_0
1164 #define ZCR_EL2			S3_4_C1_C2_0
1165 
1166 /* ZCR_EL3 definitions */
1167 #define ZCR_EL3_LEN_MASK	U(0xf)
1168 
1169 /* ZCR_EL2 definitions */
1170 #define ZCR_EL2_LEN_MASK	U(0xf)
1171 
1172 /*******************************************************************************
1173  * Definitions for system register interface to SME as needed in EL3
1174  ******************************************************************************/
1175 #define ID_AA64SMFR0_EL1		S3_0_C0_C4_5
1176 #define SMCR_EL3			S3_6_C1_C2_6
1177 #define SVCR				S3_3_C4_C2_2
1178 
1179 /* ID_AA64SMFR0_EL1 definitions */
1180 #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT		U(63)
1181 #define ID_AA64SMFR0_EL1_SME_FA64_MASK		U(0x1)
1182 #define SME_FA64_IMPLEMENTED			U(0x1)
1183 #define ID_AA64SMFR0_EL1_SME_VER_SHIFT		U(55)
1184 #define ID_AA64SMFR0_EL1_SME_VER_MASK		ULL(0xf)
1185 #define SME_INST_IMPLEMENTED			ULL(0x0)
1186 #define SME2_INST_IMPLEMENTED			ULL(0x1)
1187 
1188 /* SMCR_ELx definitions */
1189 #define SMCR_ELX_LEN_SHIFT		U(0)
1190 #define SMCR_ELX_LEN_MAX		U(0x1ff)
1191 #define SMCR_ELX_FA64_BIT		(U(1) << 31)
1192 #define SMCR_ELX_EZT0_BIT		(U(1) << 30)
1193 
1194 /*******************************************************************************
1195  * Definitions of MAIR encodings for device and normal memory
1196  ******************************************************************************/
1197 /*
1198  * MAIR encodings for device memory attributes.
1199  */
1200 #define MAIR_DEV_nGnRnE		ULL(0x0)
1201 #define MAIR_DEV_nGnRE		ULL(0x4)
1202 #define MAIR_DEV_nGRE		ULL(0x8)
1203 #define MAIR_DEV_GRE		ULL(0xc)
1204 
1205 /*
1206  * MAIR encodings for normal memory attributes.
1207  *
1208  * Cache Policy
1209  *  WT:	 Write Through
1210  *  WB:	 Write Back
1211  *  NC:	 Non-Cacheable
1212  *
1213  * Transient Hint
1214  *  NTR: Non-Transient
1215  *  TR:	 Transient
1216  *
1217  * Allocation Policy
1218  *  RA:	 Read Allocate
1219  *  WA:	 Write Allocate
1220  *  RWA: Read and Write Allocate
1221  *  NA:	 No Allocation
1222  */
1223 #define MAIR_NORM_WT_TR_WA	ULL(0x1)
1224 #define MAIR_NORM_WT_TR_RA	ULL(0x2)
1225 #define MAIR_NORM_WT_TR_RWA	ULL(0x3)
1226 #define MAIR_NORM_NC		ULL(0x4)
1227 #define MAIR_NORM_WB_TR_WA	ULL(0x5)
1228 #define MAIR_NORM_WB_TR_RA	ULL(0x6)
1229 #define MAIR_NORM_WB_TR_RWA	ULL(0x7)
1230 #define MAIR_NORM_WT_NTR_NA	ULL(0x8)
1231 #define MAIR_NORM_WT_NTR_WA	ULL(0x9)
1232 #define MAIR_NORM_WT_NTR_RA	ULL(0xa)
1233 #define MAIR_NORM_WT_NTR_RWA	ULL(0xb)
1234 #define MAIR_NORM_WB_NTR_NA	ULL(0xc)
1235 #define MAIR_NORM_WB_NTR_WA	ULL(0xd)
1236 #define MAIR_NORM_WB_NTR_RA	ULL(0xe)
1237 #define MAIR_NORM_WB_NTR_RWA	ULL(0xf)
1238 
1239 #define MAIR_NORM_OUTER_SHIFT	U(4)
1240 
1241 #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
1242 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
1243 
1244 /* PAR_EL1 fields */
1245 #define PAR_F_SHIFT	U(0)
1246 #define PAR_F_MASK	ULL(0x1)
1247 
1248 #define PAR_D128_ADDR_MASK	GENMASK(55, 12) /* 44-bits-wide page address */
1249 #define PAR_ADDR_MASK		GENMASK(51, 12) /* 40-bits-wide page address */
1250 
1251 /*******************************************************************************
1252  * Definitions for system register interface to SPE
1253  ******************************************************************************/
1254 #define PMBLIMITR_EL1		S3_0_C9_C10_0
1255 
1256 /*******************************************************************************
1257  * Definitions for system register interface, shifts and masks for MPAM
1258  ******************************************************************************/
1259 #define MPAMIDR_EL1		S3_0_C10_C4_4
1260 #define MPAM2_EL2		S3_4_C10_C5_0
1261 #define MPAMHCR_EL2		S3_4_C10_C4_0
1262 #define MPAM3_EL3		S3_6_C10_C5_0
1263 
1264 #define MPAMIDR_EL1_VPMR_MAX_SHIFT	ULL(18)
1265 #define MPAMIDR_EL1_VPMR_MAX_MASK	ULL(0x7)
1266 /*******************************************************************************
1267  * Definitions for system register interface to AMU for FEAT_AMUv1
1268  ******************************************************************************/
1269 #define AMCR_EL0		S3_3_C13_C2_0
1270 #define AMCFGR_EL0		S3_3_C13_C2_1
1271 #define AMCGCR_EL0		S3_3_C13_C2_2
1272 #define AMUSERENR_EL0		S3_3_C13_C2_3
1273 #define AMCNTENCLR0_EL0		S3_3_C13_C2_4
1274 #define AMCNTENSET0_EL0		S3_3_C13_C2_5
1275 #define AMCNTENCLR1_EL0		S3_3_C13_C3_0
1276 #define AMCNTENSET1_EL0		S3_3_C13_C3_1
1277 
1278 /* Activity Monitor Group 0 Event Counter Registers */
1279 #define AMEVCNTR00_EL0		S3_3_C13_C4_0
1280 #define AMEVCNTR01_EL0		S3_3_C13_C4_1
1281 #define AMEVCNTR02_EL0		S3_3_C13_C4_2
1282 #define AMEVCNTR03_EL0		S3_3_C13_C4_3
1283 
1284 /* Activity Monitor Group 0 Event Type Registers */
1285 #define AMEVTYPER00_EL0		S3_3_C13_C6_0
1286 #define AMEVTYPER01_EL0		S3_3_C13_C6_1
1287 #define AMEVTYPER02_EL0		S3_3_C13_C6_2
1288 #define AMEVTYPER03_EL0		S3_3_C13_C6_3
1289 
1290 /* Activity Monitor Group 1 Event Counter Registers */
1291 #define AMEVCNTR10_EL0		S3_3_C13_C12_0
1292 #define AMEVCNTR11_EL0		S3_3_C13_C12_1
1293 #define AMEVCNTR12_EL0		S3_3_C13_C12_2
1294 #define AMEVCNTR13_EL0		S3_3_C13_C12_3
1295 #define AMEVCNTR14_EL0		S3_3_C13_C12_4
1296 #define AMEVCNTR15_EL0		S3_3_C13_C12_5
1297 #define AMEVCNTR16_EL0		S3_3_C13_C12_6
1298 #define AMEVCNTR17_EL0		S3_3_C13_C12_7
1299 #define AMEVCNTR18_EL0		S3_3_C13_C13_0
1300 #define AMEVCNTR19_EL0		S3_3_C13_C13_1
1301 #define AMEVCNTR1A_EL0		S3_3_C13_C13_2
1302 #define AMEVCNTR1B_EL0		S3_3_C13_C13_3
1303 #define AMEVCNTR1C_EL0		S3_3_C13_C13_4
1304 #define AMEVCNTR1D_EL0		S3_3_C13_C13_5
1305 #define AMEVCNTR1E_EL0		S3_3_C13_C13_6
1306 #define AMEVCNTR1F_EL0		S3_3_C13_C13_7
1307 
1308 /* Activity Monitor Group 1 Event Type Registers */
1309 #define AMEVTYPER10_EL0		S3_3_C13_C14_0
1310 #define AMEVTYPER11_EL0		S3_3_C13_C14_1
1311 #define AMEVTYPER12_EL0		S3_3_C13_C14_2
1312 #define AMEVTYPER13_EL0		S3_3_C13_C14_3
1313 #define AMEVTYPER14_EL0		S3_3_C13_C14_4
1314 #define AMEVTYPER15_EL0		S3_3_C13_C14_5
1315 #define AMEVTYPER16_EL0		S3_3_C13_C14_6
1316 #define AMEVTYPER17_EL0		S3_3_C13_C14_7
1317 #define AMEVTYPER18_EL0		S3_3_C13_C15_0
1318 #define AMEVTYPER19_EL0		S3_3_C13_C15_1
1319 #define AMEVTYPER1A_EL0		S3_3_C13_C15_2
1320 #define AMEVTYPER1B_EL0		S3_3_C13_C15_3
1321 #define AMEVTYPER1C_EL0		S3_3_C13_C15_4
1322 #define AMEVTYPER1D_EL0		S3_3_C13_C15_5
1323 #define AMEVTYPER1E_EL0		S3_3_C13_C15_6
1324 #define AMEVTYPER1F_EL0		S3_3_C13_C15_7
1325 
1326 /* AMCNTENSET0_EL0 definitions */
1327 #define AMCNTENSET0_EL0_Pn_SHIFT	U(0)
1328 #define AMCNTENSET0_EL0_Pn_MASK		ULL(0xffff)
1329 
1330 /* AMCNTENSET1_EL0 definitions */
1331 #define AMCNTENSET1_EL0_Pn_SHIFT	U(0)
1332 #define AMCNTENSET1_EL0_Pn_MASK		ULL(0xffff)
1333 
1334 /* AMCNTENCLR0_EL0 definitions */
1335 #define AMCNTENCLR0_EL0_Pn_SHIFT	U(0)
1336 #define AMCNTENCLR0_EL0_Pn_MASK		ULL(0xffff)
1337 
1338 /* AMCNTENCLR1_EL0 definitions */
1339 #define AMCNTENCLR1_EL0_Pn_SHIFT	U(0)
1340 #define AMCNTENCLR1_EL0_Pn_MASK		ULL(0xffff)
1341 
1342 /* AMCFGR_EL0 definitions */
1343 #define AMCFGR_EL0_NCG_SHIFT	U(28)
1344 #define AMCFGR_EL0_NCG_MASK	U(0xf)
1345 #define AMCFGR_EL0_N_SHIFT	U(0)
1346 #define AMCFGR_EL0_N_MASK	U(0xff)
1347 
1348 /* AMCGCR_EL0 definitions */
1349 #define AMCGCR_EL0_CG0NC_SHIFT	U(0)
1350 #define AMCGCR_EL0_CG0NC_MASK	U(0xff)
1351 #define AMCGCR_EL0_CG1NC_SHIFT	U(8)
1352 #define AMCGCR_EL0_CG1NC_MASK	U(0xff)
1353 
1354 /* MPAM register definitions */
1355 #define MPAM3_EL3_MPAMEN_BIT		(ULL(1) << 63)
1356 #define MPAM3_EL3_TRAPLOWER_BIT		(ULL(1) << 62)
1357 #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1	(ULL(1) << 31)
1358 #define MPAM3_EL3_RESET_VAL		MPAM3_EL3_TRAPLOWER_BIT
1359 
1360 #define MPAM2_EL2_TRAPMPAM0EL1		(ULL(1) << 49)
1361 #define MPAM2_EL2_TRAPMPAM1EL1		(ULL(1) << 48)
1362 
1363 #define MPAMIDR_HAS_HCR_BIT		(ULL(1) << 17)
1364 
1365 /*******************************************************************************
1366  * Definitions for system register interface to AMU for FEAT_AMUv1p1
1367  ******************************************************************************/
1368 
1369 /* Definition for register defining which virtual offsets are implemented. */
1370 #define AMCG1IDR_EL0		S3_3_C13_C2_6
1371 #define AMCG1IDR_CTR_MASK	ULL(0xffff)
1372 #define AMCG1IDR_CTR_SHIFT	U(0)
1373 #define AMCG1IDR_VOFF_MASK	ULL(0xffff)
1374 #define AMCG1IDR_VOFF_SHIFT	U(16)
1375 
1376 /* New bit added to AMCR_EL0 */
1377 #define AMCR_CG1RZ_SHIFT	U(17)
1378 #define AMCR_CG1RZ_BIT		(ULL(0x1) << AMCR_CG1RZ_SHIFT)
1379 
1380 /*
1381  * Definitions for virtual offset registers for architected activity monitor
1382  * event counters.
1383  * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1384  */
1385 #define AMEVCNTVOFF00_EL2	S3_4_C13_C8_0
1386 #define AMEVCNTVOFF02_EL2	S3_4_C13_C8_2
1387 #define AMEVCNTVOFF03_EL2	S3_4_C13_C8_3
1388 
1389 /*
1390  * Definitions for virtual offset registers for auxiliary activity monitor event
1391  * counters.
1392  */
1393 #define AMEVCNTVOFF10_EL2	S3_4_C13_C10_0
1394 #define AMEVCNTVOFF11_EL2	S3_4_C13_C10_1
1395 #define AMEVCNTVOFF12_EL2	S3_4_C13_C10_2
1396 #define AMEVCNTVOFF13_EL2	S3_4_C13_C10_3
1397 #define AMEVCNTVOFF14_EL2	S3_4_C13_C10_4
1398 #define AMEVCNTVOFF15_EL2	S3_4_C13_C10_5
1399 #define AMEVCNTVOFF16_EL2	S3_4_C13_C10_6
1400 #define AMEVCNTVOFF17_EL2	S3_4_C13_C10_7
1401 #define AMEVCNTVOFF18_EL2	S3_4_C13_C11_0
1402 #define AMEVCNTVOFF19_EL2	S3_4_C13_C11_1
1403 #define AMEVCNTVOFF1A_EL2	S3_4_C13_C11_2
1404 #define AMEVCNTVOFF1B_EL2	S3_4_C13_C11_3
1405 #define AMEVCNTVOFF1C_EL2	S3_4_C13_C11_4
1406 #define AMEVCNTVOFF1D_EL2	S3_4_C13_C11_5
1407 #define AMEVCNTVOFF1E_EL2	S3_4_C13_C11_6
1408 #define AMEVCNTVOFF1F_EL2	S3_4_C13_C11_7
1409 
1410 /*******************************************************************************
1411  * Realm management extension register definitions
1412  ******************************************************************************/
1413 #define GPCCR_EL3			S3_6_C2_C1_6
1414 #define GPTBR_EL3			S3_6_C2_C1_4
1415 
1416 #define SCXTNUM_EL2			S3_4_C13_C0_7
1417 #define SCXTNUM_EL1			S3_0_C13_C0_7
1418 #define SCXTNUM_EL0			S3_3_C13_C0_7
1419 
1420 /*******************************************************************************
1421  * RAS system registers
1422  ******************************************************************************/
1423 #define DISR_EL1		S3_0_C12_C1_1
1424 #define DISR_A_BIT		U(31)
1425 
1426 #define ERRIDR_EL1		S3_0_C5_C3_0
1427 #define ERRIDR_MASK		U(0xffff)
1428 
1429 #define ERRSELR_EL1		S3_0_C5_C3_1
1430 
1431 /* System register access to Standard Error Record registers */
1432 #define ERXFR_EL1		S3_0_C5_C4_0
1433 #define ERXCTLR_EL1		S3_0_C5_C4_1
1434 #define ERXSTATUS_EL1		S3_0_C5_C4_2
1435 #define ERXADDR_EL1		S3_0_C5_C4_3
1436 #define ERXPFGF_EL1		S3_0_C5_C4_4
1437 #define ERXPFGCTL_EL1		S3_0_C5_C4_5
1438 #define ERXPFGCDN_EL1		S3_0_C5_C4_6
1439 #define ERXMISC0_EL1		S3_0_C5_C5_0
1440 #define ERXMISC1_EL1		S3_0_C5_C5_1
1441 
1442 #define ERXCTLR_ED_SHIFT	U(0)
1443 #define ERXCTLR_ED_BIT		(U(1) << ERXCTLR_ED_SHIFT)
1444 #define ERXCTLR_UE_BIT		(U(1) << 4)
1445 
1446 #define ERXPFGCTL_UC_BIT	(U(1) << 1)
1447 #define ERXPFGCTL_UEU_BIT	(U(1) << 2)
1448 #define ERXPFGCTL_CDEN_BIT	(U(1) << 31)
1449 
1450 /*******************************************************************************
1451  * Armv8.3 Pointer Authentication Registers
1452  ******************************************************************************/
1453 #define APIAKeyLo_EL1		S3_0_C2_C1_0
1454 #define APIAKeyHi_EL1		S3_0_C2_C1_1
1455 #define APIBKeyLo_EL1		S3_0_C2_C1_2
1456 #define APIBKeyHi_EL1		S3_0_C2_C1_3
1457 #define APDAKeyLo_EL1		S3_0_C2_C2_0
1458 #define APDAKeyHi_EL1		S3_0_C2_C2_1
1459 #define APDBKeyLo_EL1		S3_0_C2_C2_2
1460 #define APDBKeyHi_EL1		S3_0_C2_C2_3
1461 #define APGAKeyLo_EL1		S3_0_C2_C3_0
1462 #define APGAKeyHi_EL1		S3_0_C2_C3_1
1463 
1464 /*******************************************************************************
1465  * Armv8.4 Data Independent Timing Registers
1466  ******************************************************************************/
1467 #define DIT			S3_3_C4_C2_5
1468 #define DIT_BIT			BIT(24)
1469 
1470 /*******************************************************************************
1471  * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1472  ******************************************************************************/
1473 #define SSBS			S3_3_C4_C2_6
1474 
1475 /*******************************************************************************
1476  * Armv8.5 - Memory Tagging Extension Registers
1477  ******************************************************************************/
1478 #define TFSRE0_EL1		S3_0_C5_C6_1
1479 #define TFSR_EL1		S3_0_C5_C6_0
1480 #define RGSR_EL1		S3_0_C1_C0_5
1481 #define GCR_EL1			S3_0_C1_C0_6
1482 
1483 #define GCR_EL1_RRND_BIT	(UL(1) << 16)
1484 
1485 /*******************************************************************************
1486  * Armv8.5 - Random Number Generator Registers
1487  ******************************************************************************/
1488 #define RNDR			S3_3_C2_C4_0
1489 #define RNDRRS			S3_3_C2_C4_1
1490 
1491 /*******************************************************************************
1492  * FEAT_HCX - Extended Hypervisor Configuration Register
1493  ******************************************************************************/
1494 #define HCRX_EL2		S3_4_C1_C2_2
1495 #define HCRX_EL2_MSCEn_BIT	(UL(1) << 11)
1496 #define HCRX_EL2_MCE2_BIT	(UL(1) << 10)
1497 #define HCRX_EL2_CMOW_BIT	(UL(1) << 9)
1498 #define HCRX_EL2_VFNMI_BIT	(UL(1) << 8)
1499 #define HCRX_EL2_VINMI_BIT	(UL(1) << 7)
1500 #define HCRX_EL2_TALLINT_BIT	(UL(1) << 6)
1501 #define HCRX_EL2_SMPME_BIT	(UL(1) << 5)
1502 #define HCRX_EL2_FGTnXS_BIT	(UL(1) << 4)
1503 #define HCRX_EL2_FnXS_BIT	(UL(1) << 3)
1504 #define HCRX_EL2_EnASR_BIT	(UL(1) << 2)
1505 #define HCRX_EL2_EnALS_BIT	(UL(1) << 1)
1506 #define HCRX_EL2_EnAS0_BIT	(UL(1) << 0)
1507 #define HCRX_EL2_INIT_VAL	ULL(0x0)
1508 
1509 /*******************************************************************************
1510  * FEAT_FGT - Definitions for Fine-Grained Trap registers
1511  ******************************************************************************/
1512 #define HFGITR_EL2_INIT_VAL	ULL(0x180000000000000)
1513 #define HFGRTR_EL2_INIT_VAL	ULL(0xC4000000000000)
1514 #define HFGWTR_EL2_INIT_VAL	ULL(0xC4000000000000)
1515 
1516 /*******************************************************************************
1517  * FEAT_TCR2 - Extended Translation Control Registers
1518  ******************************************************************************/
1519 #define TCR2_EL1		S3_0_C2_C0_3
1520 #define TCR2_EL2		S3_4_C2_C0_3
1521 
1522 /*******************************************************************************
1523  * Permission indirection and overlay Registers
1524  ******************************************************************************/
1525 
1526 #define PIRE0_EL1		S3_0_C10_C2_2
1527 #define PIRE0_EL2		S3_4_C10_C2_2
1528 #define PIR_EL1			S3_0_C10_C2_3
1529 #define PIR_EL2			S3_4_C10_C2_3
1530 #define POR_EL1			S3_0_C10_C2_4
1531 #define POR_EL2			S3_4_C10_C2_4
1532 #define S2PIR_EL2		S3_4_C10_C2_5
1533 #define S2POR_EL1		S3_0_C10_C2_5
1534 
1535 /*******************************************************************************
1536  * FEAT_GCS - Guarded Control Stack Registers
1537  ******************************************************************************/
1538 #define GCSCR_EL2		S3_4_C2_C5_0
1539 #define GCSPR_EL2		S3_4_C2_C5_1
1540 #define GCSCR_EL1		S3_0_C2_C5_0
1541 #define GCSCRE0_EL1		S3_0_C2_C5_2
1542 #define GCSPR_EL1		S3_0_C2_C5_1
1543 #define GCSPR_EL0		S3_3_C2_C5_1
1544 
1545 #define GCSCR_EXLOCK_EN_BIT	(UL(1) << 6)
1546 
1547 /*******************************************************************************
1548  * FEAT_TRF - Trace Filter Control Registers
1549  ******************************************************************************/
1550 #define TRFCR_EL2		S3_4_C1_C2_1
1551 #define TRFCR_EL1		S3_0_C1_C2_1
1552 
1553 /*******************************************************************************
1554  * FEAT_THE - Translation Hardening Extension Registers
1555  ******************************************************************************/
1556 #define RCWMASK_EL1		S3_0_C13_C0_6
1557 #define RCWSMASK_EL1		S3_0_C13_C0_3
1558 
1559 /*******************************************************************************
1560  * FEAT_SCTLR2 - Extension to SCTLR_ELx Registers
1561  ******************************************************************************/
1562 #define SCTLR2_EL3		S3_6_C1_C0_3
1563 #define SCTLR2_EL2		S3_4_C1_C0_3
1564 #define SCTLR2_EL1		S3_0_C1_C0_3
1565 
1566 /*******************************************************************************
1567  * FEAT_BRBE - Branch Record Buffer Extension Registers
1568  ******************************************************************************/
1569 #define BRBCR_EL2		S2_4_C9_C0_0
1570 
1571 /*******************************************************************************
1572  * FEAT_LS64_ACCDATA - LoadStore64B with status data
1573  ******************************************************************************/
1574 #define ACCDATA_EL1		S3_0_C13_C0_5
1575 
1576 /*******************************************************************************
1577  * Definitions for DynamicIQ Shared Unit registers
1578  ******************************************************************************/
1579 #define CLUSTERPWRDN_EL1	S3_0_c15_c3_6
1580 
1581 /*******************************************************************************
1582  * FEAT_FPMR - Floating point Mode Register
1583  ******************************************************************************/
1584 #define FPMR			S3_3_C4_C4_2
1585 
1586 /* CLUSTERPWRDN_EL1 register definitions */
1587 #define DSU_CLUSTER_PWR_OFF	0
1588 #define DSU_CLUSTER_PWR_ON	1
1589 #define DSU_CLUSTER_PWR_MASK	U(1)
1590 #define DSU_CLUSTER_MEM_RET	BIT(1)
1591 
1592 /*******************************************************************************
1593  * Definitions for CPU Power/Performance Management registers
1594  ******************************************************************************/
1595 
1596 #define CPUPPMCR_EL3			S3_6_C15_C2_0
1597 #define CPUPPMCR_EL3_MPMMPINCTL_BIT	BIT(0)
1598 
1599 #define CPUMPMMCR_EL3			S3_6_C15_C2_1
1600 #define CPUMPMMCR_EL3_MPMM_EN_BIT	BIT(0)
1601 
1602 /* alternative system register encoding for the "sb" speculation barrier */
1603 #define SYSREG_SB			S0_3_C3_C0_7
1604 
1605 #define CLUSTERPMCR_EL1			S3_0_C15_C5_0
1606 #define CLUSTERPMCNTENSET_EL1		S3_0_C15_C5_1
1607 #define CLUSTERPMCCNTR_EL1		S3_0_C15_C6_0
1608 #define CLUSTERPMOVSSET_EL1		S3_0_C15_C5_3
1609 #define CLUSTERPMOVSCLR_EL1		S3_0_C15_C5_4
1610 #define CLUSTERPMSELR_EL1		S3_0_C15_C5_5
1611 #define CLUSTERPMXEVTYPER_EL1		S3_0_C15_C6_1
1612 #define CLUSTERPMXEVCNTR_EL1		S3_0_C15_C6_2
1613 
1614 #define CLUSTERPMCR_E_BIT		BIT(0)
1615 #define CLUSTERPMCR_N_SHIFT		U(11)
1616 #define CLUSTERPMCR_N_MASK		U(0x1f)
1617 
1618 /*******************************************************************************
1619  * FEAT_MEC - Memory Encryption Contexts
1620  ******************************************************************************/
1621 #define MECIDR_EL2			S3_4_C10_C8_7
1622 #define MECIDR_EL2_MECIDWidthm1_MASK	U(0xf)
1623 #define MECIDR_EL2_MECIDWidthm1_SHIFT	U(0)
1624 
1625 #endif /* ARCH_H */
1626