1 /* 2 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved. 3 * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved. 4 * 5 * SPDX-License-Identifier: BSD-3-Clause 6 */ 7 8 #ifndef ARCH_H 9 #define ARCH_H 10 11 #include <lib/utils_def.h> 12 13 /******************************************************************************* 14 * MIDR bit definitions 15 ******************************************************************************/ 16 #define MIDR_IMPL_MASK U(0xff) 17 #define MIDR_IMPL_SHIFT U(0x18) 18 #define MIDR_VAR_SHIFT U(20) 19 #define MIDR_VAR_BITS U(4) 20 #define MIDR_VAR_MASK U(0xf) 21 #define MIDR_REV_SHIFT U(0) 22 #define MIDR_REV_BITS U(4) 23 #define MIDR_REV_MASK U(0xf) 24 #define MIDR_PN_MASK U(0xfff) 25 #define MIDR_PN_SHIFT U(0x4) 26 27 /******************************************************************************* 28 * MPIDR macros 29 ******************************************************************************/ 30 #define MPIDR_MT_MASK (ULL(1) << 24) 31 #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 32 #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 33 #define MPIDR_AFFINITY_BITS U(8) 34 #define MPIDR_AFFLVL_MASK ULL(0xff) 35 #define MPIDR_AFF0_SHIFT U(0) 36 #define MPIDR_AFF1_SHIFT U(8) 37 #define MPIDR_AFF2_SHIFT U(16) 38 #define MPIDR_AFF3_SHIFT U(32) 39 #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 40 #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 41 #define MPIDR_AFFLVL_SHIFT U(3) 42 #define MPIDR_AFFLVL0 ULL(0x0) 43 #define MPIDR_AFFLVL1 ULL(0x1) 44 #define MPIDR_AFFLVL2 ULL(0x2) 45 #define MPIDR_AFFLVL3 ULL(0x3) 46 #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 47 #define MPIDR_AFFLVL0_VAL(mpidr) \ 48 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 49 #define MPIDR_AFFLVL1_VAL(mpidr) \ 50 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 51 #define MPIDR_AFFLVL2_VAL(mpidr) \ 52 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 53 #define MPIDR_AFFLVL3_VAL(mpidr) \ 54 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 55 /* 56 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 57 * add one while using this macro to define array sizes. 58 * TODO: Support only the first 3 affinity levels for now. 59 */ 60 #define MPIDR_MAX_AFFLVL U(2) 61 62 #define MPID_MASK (MPIDR_MT_MASK | \ 63 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 64 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 65 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 66 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 67 68 #define MPIDR_AFF_ID(mpid, n) \ 69 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 70 71 /* 72 * An invalid MPID. This value can be used by functions that return an MPID to 73 * indicate an error. 74 */ 75 #define INVALID_MPID U(0xFFFFFFFF) 76 77 /******************************************************************************* 78 * Definitions for Exception vector offsets 79 ******************************************************************************/ 80 #define CURRENT_EL_SP0 0x0 81 #define CURRENT_EL_SPX 0x200 82 #define LOWER_EL_AARCH64 0x400 83 #define LOWER_EL_AARCH32 0x600 84 85 #define SYNC_EXCEPTION 0x0 86 #define IRQ_EXCEPTION 0x80 87 #define FIQ_EXCEPTION 0x100 88 #define SERROR_EXCEPTION 0x180 89 90 /******************************************************************************* 91 * Definitions for CPU system register interface to GICv3 92 ******************************************************************************/ 93 #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 94 #define ICC_SGI1R S3_0_C12_C11_5 95 #define ICC_ASGI1R S3_0_C12_C11_6 96 #define ICC_SRE_EL1 S3_0_C12_C12_5 97 #define ICC_SRE_EL2 S3_4_C12_C9_5 98 #define ICC_SRE_EL3 S3_6_C12_C12_5 99 #define ICC_CTLR_EL1 S3_0_C12_C12_4 100 #define ICC_CTLR_EL3 S3_6_C12_C12_4 101 #define ICC_PMR_EL1 S3_0_C4_C6_0 102 #define ICC_RPR_EL1 S3_0_C12_C11_3 103 #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 104 #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 105 #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 106 #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 107 #define ICC_IAR0_EL1 S3_0_c12_c8_0 108 #define ICC_IAR1_EL1 S3_0_c12_c12_0 109 #define ICC_EOIR0_EL1 S3_0_c12_c8_1 110 #define ICC_EOIR1_EL1 S3_0_c12_c12_1 111 #define ICC_SGI0R_EL1 S3_0_c12_c11_7 112 113 /******************************************************************************* 114 * Definitions for EL2 system registers for save/restore routine 115 ******************************************************************************/ 116 #define CNTPOFF_EL2 S3_4_C14_C0_6 117 #define HAFGRTR_EL2 S3_4_C3_C1_6 118 #define HDFGRTR_EL2 S3_4_C3_C1_4 119 #define HDFGWTR_EL2 S3_4_C3_C1_5 120 #define HFGITR_EL2 S3_4_C1_C1_6 121 #define HFGRTR_EL2 S3_4_C1_C1_4 122 #define HFGWTR_EL2 S3_4_C1_C1_5 123 #define ICH_HCR_EL2 S3_4_C12_C11_0 124 #define ICH_VMCR_EL2 S3_4_C12_C11_7 125 #define MPAMVPM0_EL2 S3_4_C10_C6_0 126 #define MPAMVPM1_EL2 S3_4_C10_C6_1 127 #define MPAMVPM2_EL2 S3_4_C10_C6_2 128 #define MPAMVPM3_EL2 S3_4_C10_C6_3 129 #define MPAMVPM4_EL2 S3_4_C10_C6_4 130 #define MPAMVPM5_EL2 S3_4_C10_C6_5 131 #define MPAMVPM6_EL2 S3_4_C10_C6_6 132 #define MPAMVPM7_EL2 S3_4_C10_C6_7 133 #define MPAMVPMV_EL2 S3_4_C10_C4_1 134 #define VNCR_EL2 S3_4_C2_C2_0 135 #define PMSCR_EL2 S3_4_C9_C9_0 136 #define TFSR_EL2 S3_4_C5_C6_0 137 #define CONTEXTIDR_EL2 S3_4_C13_C0_1 138 #define TTBR1_EL2 S3_4_C2_C0_1 139 140 /******************************************************************************* 141 * Generic timer memory mapped registers & offsets 142 ******************************************************************************/ 143 #define CNTCR_OFF U(0x000) 144 #define CNTCV_OFF U(0x008) 145 #define CNTFID_OFF U(0x020) 146 147 #define CNTCR_EN (U(1) << 0) 148 #define CNTCR_HDBG (U(1) << 1) 149 #define CNTCR_FCREQ(x) ((x) << 8) 150 151 /******************************************************************************* 152 * System register bit definitions 153 ******************************************************************************/ 154 /* CLIDR definitions */ 155 #define LOUIS_SHIFT U(21) 156 #define LOC_SHIFT U(24) 157 #define CTYPE_SHIFT(n) U(3 * (n - 1)) 158 #define CLIDR_FIELD_WIDTH U(3) 159 160 /* CSSELR definitions */ 161 #define LEVEL_SHIFT U(1) 162 163 /* Data cache set/way op type defines */ 164 #define DCISW U(0x0) 165 #define DCCISW U(0x1) 166 #if ERRATA_A53_827319 167 #define DCCSW DCCISW 168 #else 169 #define DCCSW U(0x2) 170 #endif 171 172 #define ID_REG_FIELD_MASK ULL(0xf) 173 174 /* ID_AA64PFR0_EL1 definitions */ 175 #define ID_AA64PFR0_EL0_SHIFT U(0) 176 #define ID_AA64PFR0_EL1_SHIFT U(4) 177 #define ID_AA64PFR0_EL2_SHIFT U(8) 178 #define ID_AA64PFR0_EL3_SHIFT U(12) 179 180 #define ID_AA64PFR0_AMU_SHIFT U(44) 181 #define ID_AA64PFR0_AMU_MASK ULL(0xf) 182 #define ID_AA64PFR0_AMU_V1 ULL(0x1) 183 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 184 185 #define ID_AA64PFR0_ELX_MASK ULL(0xf) 186 187 #define ID_AA64PFR0_GIC_SHIFT U(24) 188 #define ID_AA64PFR0_GIC_WIDTH U(4) 189 #define ID_AA64PFR0_GIC_MASK ULL(0xf) 190 191 #define ID_AA64PFR0_SVE_SHIFT U(32) 192 #define ID_AA64PFR0_SVE_MASK ULL(0xf) 193 #define ID_AA64PFR0_SVE_LENGTH U(4) 194 #define SVE_IMPLEMENTED ULL(0x1) 195 196 #define ID_AA64PFR0_SEL2_SHIFT U(36) 197 #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 198 199 #define ID_AA64PFR0_MPAM_SHIFT U(40) 200 #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 201 202 #define ID_AA64PFR0_DIT_SHIFT U(48) 203 #define ID_AA64PFR0_DIT_MASK ULL(0xf) 204 #define ID_AA64PFR0_DIT_LENGTH U(4) 205 #define DIT_IMPLEMENTED ULL(1) 206 207 #define ID_AA64PFR0_CSV2_SHIFT U(56) 208 #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 209 #define ID_AA64PFR0_CSV2_LENGTH U(4) 210 #define CSV2_2_IMPLEMENTED ULL(0x2) 211 #define CSV2_3_IMPLEMENTED ULL(0x3) 212 213 #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 214 #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 215 #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 216 #define RME_NOT_IMPLEMENTED ULL(0) 217 218 #define ID_AA64PFR0_RAS_SHIFT U(28) 219 #define ID_AA64PFR0_RAS_MASK ULL(0xf) 220 #define ID_AA64PFR0_RAS_LENGTH U(4) 221 222 /* Exception level handling */ 223 #define EL_IMPL_NONE ULL(0) 224 #define EL_IMPL_A64ONLY ULL(1) 225 #define EL_IMPL_A64_A32 ULL(2) 226 227 /* ID_AA64DFR0_EL1.DebugVer definitions */ 228 #define ID_AA64DFR0_DEBUGVER_SHIFT U(0) 229 #define ID_AA64DFR0_DEBUGVER_MASK ULL(0xf) 230 #define DEBUGVER_V8P9_IMPLEMENTED ULL(0xb) 231 232 /* ID_AA64DFR0_EL1.TraceVer definitions */ 233 #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 234 #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 235 #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 236 237 #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 238 #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 239 #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 240 #define TRACEFILT_IMPLEMENTED ULL(1) 241 242 #define ID_AA64DFR0_PMUVER_LENGTH U(4) 243 #define ID_AA64DFR0_PMUVER_SHIFT U(8) 244 #define ID_AA64DFR0_PMUVER_MASK U(0xf) 245 #define ID_AA64DFR0_PMUVER_PMUV3 U(1) 246 #define ID_AA64DFR0_PMUVER_PMUV3P8 U(8) 247 #define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf) 248 249 /* ID_AA64DFR0_EL1.SEBEP definitions */ 250 #define ID_AA64DFR0_SEBEP_SHIFT U(24) 251 #define ID_AA64DFR0_SEBEP_MASK ULL(0xf) 252 #define SEBEP_IMPLEMENTED ULL(1) 253 254 /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 255 #define ID_AA64DFR0_PMS_SHIFT U(32) 256 #define ID_AA64DFR0_PMS_MASK ULL(0xf) 257 #define SPE_IMPLEMENTED ULL(0x1) 258 #define SPE_NOT_IMPLEMENTED ULL(0x0) 259 260 /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 261 #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 262 #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 263 #define TRACEBUFFER_IMPLEMENTED ULL(1) 264 265 /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 266 #define ID_AA64DFR0_MTPMU_SHIFT U(48) 267 #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 268 #define MTPMU_IMPLEMENTED ULL(1) 269 #define MTPMU_NOT_IMPLEMENTED ULL(15) 270 271 /* ID_AA64DFR0_EL1.BRBE definitions */ 272 #define ID_AA64DFR0_BRBE_SHIFT U(52) 273 #define ID_AA64DFR0_BRBE_MASK ULL(0xf) 274 #define BRBE_IMPLEMENTED ULL(1) 275 276 /* ID_AA64DFR1_EL1 definitions */ 277 #define ID_AA64DFR1_EBEP_SHIFT U(48) 278 #define ID_AA64DFR1_EBEP_MASK ULL(0xf) 279 #define EBEP_IMPLEMENTED ULL(1) 280 281 /* ID_AA64ISAR0_EL1 definitions */ 282 #define ID_AA64ISAR0_RNDR_SHIFT U(60) 283 #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 284 285 /* ID_AA64ISAR1_EL1 definitions */ 286 #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 287 288 #define ID_AA64ISAR1_GPI_SHIFT U(28) 289 #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 290 #define ID_AA64ISAR1_GPA_SHIFT U(24) 291 #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 292 293 #define ID_AA64ISAR1_API_SHIFT U(8) 294 #define ID_AA64ISAR1_API_MASK ULL(0xf) 295 #define ID_AA64ISAR1_APA_SHIFT U(4) 296 #define ID_AA64ISAR1_APA_MASK ULL(0xf) 297 298 #define ID_AA64ISAR1_SB_SHIFT U(36) 299 #define ID_AA64ISAR1_SB_MASK ULL(0xf) 300 #define SB_IMPLEMENTED ULL(0x1) 301 #define SB_NOT_IMPLEMENTED ULL(0x0) 302 303 /* ID_AA64ISAR2_EL1 definitions */ 304 #define ID_AA64ISAR2_EL1 S3_0_C0_C6_2 305 306 /* ID_AA64PFR2_EL1 definitions */ 307 #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 308 309 #define ID_AA64ISAR2_GPA3_SHIFT U(8) 310 #define ID_AA64ISAR2_GPA3_MASK ULL(0xf) 311 312 #define ID_AA64ISAR2_APA3_SHIFT U(12) 313 #define ID_AA64ISAR2_APA3_MASK ULL(0xf) 314 315 /* ID_AA64MMFR0_EL1 definitions */ 316 #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 317 #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 318 319 #define PARANGE_0000 U(32) 320 #define PARANGE_0001 U(36) 321 #define PARANGE_0010 U(40) 322 #define PARANGE_0011 U(42) 323 #define PARANGE_0100 U(44) 324 #define PARANGE_0101 U(48) 325 #define PARANGE_0110 U(52) 326 327 #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 328 #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 329 #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 330 #define ECV_IMPLEMENTED ULL(0x1) 331 332 #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 333 #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 334 #define FGT_IMPLEMENTED ULL(0x1) 335 #define FGT_NOT_IMPLEMENTED ULL(0x0) 336 337 #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 338 #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 339 340 #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 341 #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 342 343 #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 344 #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 345 #define TGRAN16_IMPLEMENTED ULL(0x1) 346 347 /* ID_AA64MMFR1_EL1 definitions */ 348 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 349 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 350 #define TWED_IMPLEMENTED ULL(0x1) 351 352 #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 353 #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 354 #define PAN_IMPLEMENTED ULL(0x1) 355 #define PAN2_IMPLEMENTED ULL(0x2) 356 #define PAN3_IMPLEMENTED ULL(0x3) 357 358 #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 359 #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 360 361 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 362 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 363 #define HCX_IMPLEMENTED ULL(0x1) 364 365 /* ID_AA64MMFR2_EL1 definitions */ 366 #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 367 368 #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 369 #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 370 371 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 372 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 373 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 374 375 #define ID_AA64MMFR2_EL1_UAO_SHIFT U(4) 376 #define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf) 377 378 #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 379 #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 380 381 #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 382 #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 383 #define NV2_IMPLEMENTED ULL(0x2) 384 385 /* ID_AA64MMFR3_EL1 definitions */ 386 #define ID_AA64MMFR3_EL1 S3_0_C0_C7_3 387 388 #define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20) 389 #define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf) 390 391 #define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16) 392 #define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf) 393 394 #define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12) 395 #define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf) 396 397 #define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8) 398 #define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf) 399 400 #define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0) 401 #define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf) 402 403 /* ID_AA64PFR1_EL1 definitions */ 404 405 #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 406 #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 407 #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 408 409 #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 410 #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 411 #define SSBS_NOT_IMPLEMENTED ULL(0) /* No architectural SSBS support */ 412 413 #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 414 #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 415 416 #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28) 417 #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf) 418 419 #define ID_AA64PFR1_EL1_NMI_SHIFT U(36) 420 #define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf) 421 #define NMI_IMPLEMENTED ULL(1) 422 423 #define ID_AA64PFR1_EL1_GCS_SHIFT U(44) 424 #define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf) 425 #define GCS_IMPLEMENTED ULL(1) 426 427 #define RNG_TRAP_IMPLEMENTED ULL(0x1) 428 429 /* ID_AA64PFR2_EL1 definitions */ 430 #define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0) 431 #define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf) 432 433 #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4) 434 #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf) 435 436 #define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8) 437 #define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf) 438 439 #define VDISR_EL2 S3_4_C12_C1_1 440 #define VSESR_EL2 S3_4_C5_C2_3 441 442 /* Memory Tagging Extension is not implemented */ 443 #define MTE_UNIMPLEMENTED U(0) 444 /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 445 #define MTE_IMPLEMENTED_EL0 U(1) 446 /* FEAT_MTE2: Full MTE is implemented */ 447 #define MTE_IMPLEMENTED_ELX U(2) 448 /* 449 * FEAT_MTE3: MTE is implemented with support for 450 * asymmetric Tag Check Fault handling 451 */ 452 #define MTE_IMPLEMENTED_ASY U(3) 453 454 #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 455 #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 456 457 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 458 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 459 #define ID_AA64PFR1_EL1_SME_WIDTH U(4) 460 #define SME_IMPLEMENTED ULL(0x1) 461 #define SME2_IMPLEMENTED ULL(0x2) 462 #define SME_NOT_IMPLEMENTED ULL(0x0) 463 464 /* ID_PFR1_EL1 definitions */ 465 #define ID_PFR1_VIRTEXT_SHIFT U(12) 466 #define ID_PFR1_VIRTEXT_MASK U(0xf) 467 #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 468 & ID_PFR1_VIRTEXT_MASK) 469 470 /* SCTLR definitions */ 471 #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 472 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 473 (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 474 475 #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 476 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 477 478 #define SCTLR_AARCH32_EL1_RES1 \ 479 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 480 (U(1) << 4) | (U(1) << 3)) 481 482 #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 483 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 484 (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 485 486 #define SCTLR_M_BIT (ULL(1) << 0) 487 #define SCTLR_A_BIT (ULL(1) << 1) 488 #define SCTLR_C_BIT (ULL(1) << 2) 489 #define SCTLR_SA_BIT (ULL(1) << 3) 490 #define SCTLR_SA0_BIT (ULL(1) << 4) 491 #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 492 #define SCTLR_nAA_BIT (ULL(1) << 6) 493 #define SCTLR_ITD_BIT (ULL(1) << 7) 494 #define SCTLR_SED_BIT (ULL(1) << 8) 495 #define SCTLR_UMA_BIT (ULL(1) << 9) 496 #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 497 #define SCTLR_EOS_BIT (ULL(1) << 11) 498 #define SCTLR_I_BIT (ULL(1) << 12) 499 #define SCTLR_EnDB_BIT (ULL(1) << 13) 500 #define SCTLR_DZE_BIT (ULL(1) << 14) 501 #define SCTLR_UCT_BIT (ULL(1) << 15) 502 #define SCTLR_NTWI_BIT (ULL(1) << 16) 503 #define SCTLR_NTWE_BIT (ULL(1) << 18) 504 #define SCTLR_WXN_BIT (ULL(1) << 19) 505 #define SCTLR_TSCXT_BIT (ULL(1) << 20) 506 #define SCTLR_IESB_BIT (ULL(1) << 21) 507 #define SCTLR_EIS_BIT (ULL(1) << 22) 508 #define SCTLR_SPAN_BIT (ULL(1) << 23) 509 #define SCTLR_E0E_BIT (ULL(1) << 24) 510 #define SCTLR_EE_BIT (ULL(1) << 25) 511 #define SCTLR_UCI_BIT (ULL(1) << 26) 512 #define SCTLR_EnDA_BIT (ULL(1) << 27) 513 #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 514 #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 515 #define SCTLR_EnIB_BIT (ULL(1) << 30) 516 #define SCTLR_EnIA_BIT (ULL(1) << 31) 517 #define SCTLR_BT0_BIT (ULL(1) << 35) 518 #define SCTLR_BT1_BIT (ULL(1) << 36) 519 #define SCTLR_BT_BIT (ULL(1) << 36) 520 #define SCTLR_ITFSB_BIT (ULL(1) << 37) 521 #define SCTLR_TCF0_SHIFT U(38) 522 #define SCTLR_TCF0_MASK ULL(3) 523 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 524 #define SCTLR_SPINTMASK_BIT (ULL(1) << 62) 525 526 /* Tag Check Faults in EL0 have no effect on the PE */ 527 #define SCTLR_TCF0_NO_EFFECT U(0) 528 /* Tag Check Faults in EL0 cause a synchronous exception */ 529 #define SCTLR_TCF0_SYNC U(1) 530 /* Tag Check Faults in EL0 are asynchronously accumulated */ 531 #define SCTLR_TCF0_ASYNC U(2) 532 /* 533 * Tag Check Faults in EL0 cause a synchronous exception on reads, 534 * and are asynchronously accumulated on writes 535 */ 536 #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 537 538 #define SCTLR_TCF_SHIFT U(40) 539 #define SCTLR_TCF_MASK ULL(3) 540 541 /* Tag Check Faults in EL1 have no effect on the PE */ 542 #define SCTLR_TCF_NO_EFFECT U(0) 543 /* Tag Check Faults in EL1 cause a synchronous exception */ 544 #define SCTLR_TCF_SYNC U(1) 545 /* Tag Check Faults in EL1 are asynchronously accumulated */ 546 #define SCTLR_TCF_ASYNC U(2) 547 /* 548 * Tag Check Faults in EL1 cause a synchronous exception on reads, 549 * and are asynchronously accumulated on writes 550 */ 551 #define SCTLR_TCF_SYNCR_ASYNCW U(3) 552 553 #define SCTLR_ATA0_BIT (ULL(1) << 42) 554 #define SCTLR_ATA_BIT (ULL(1) << 43) 555 #define SCTLR_DSSBS_SHIFT U(44) 556 #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 557 #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 558 #define SCTLR_TWEDEL_SHIFT U(46) 559 #define SCTLR_TWEDEL_MASK ULL(0xf) 560 #define SCTLR_EnASR_BIT (ULL(1) << 54) 561 #define SCTLR_EnAS0_BIT (ULL(1) << 55) 562 #define SCTLR_EnALS_BIT (ULL(1) << 56) 563 #define SCTLR_EPAN_BIT (ULL(1) << 57) 564 #define SCTLR_RESET_VAL SCTLR_EL3_RES1 565 566 /* CPACR_EL1 definitions */ 567 #define CPACR_EL1_FPEN(x) ((x) << 20) 568 #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 569 #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 570 #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 571 #define CPACR_EL1_SMEN_SHIFT U(24) 572 #define CPACR_EL1_SMEN_MASK ULL(0x3) 573 574 /* SCR definitions */ 575 #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 576 #define SCR_NSE_SHIFT U(62) 577 #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 578 #define SCR_GPF_BIT (UL(1) << 48) 579 #define SCR_TWEDEL_SHIFT U(30) 580 #define SCR_TWEDEL_MASK ULL(0xf) 581 #define SCR_PIEN_BIT (UL(1) << 45) 582 #define SCR_TCR2EN_BIT (UL(1) << 43) 583 #define SCR_TRNDR_BIT (UL(1) << 40) 584 #define SCR_GCSEn_BIT (UL(1) << 39) 585 #define SCR_HXEn_BIT (UL(1) << 38) 586 #define SCR_ENTP2_SHIFT U(41) 587 #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 588 #define SCR_AMVOFFEN_SHIFT U(35) 589 #define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT) 590 #define SCR_TWEDEn_BIT (UL(1) << 29) 591 #define SCR_ECVEN_BIT (UL(1) << 28) 592 #define SCR_FGTEN_BIT (UL(1) << 27) 593 #define SCR_ATA_BIT (UL(1) << 26) 594 #define SCR_EnSCXT_BIT (UL(1) << 25) 595 #define SCR_FIEN_BIT (UL(1) << 21) 596 #define SCR_EEL2_BIT (UL(1) << 18) 597 #define SCR_API_BIT (UL(1) << 17) 598 #define SCR_APK_BIT (UL(1) << 16) 599 #define SCR_TERR_BIT (UL(1) << 15) 600 #define SCR_TWE_BIT (UL(1) << 13) 601 #define SCR_TWI_BIT (UL(1) << 12) 602 #define SCR_ST_BIT (UL(1) << 11) 603 #define SCR_RW_BIT (UL(1) << 10) 604 #define SCR_SIF_BIT (UL(1) << 9) 605 #define SCR_HCE_BIT (UL(1) << 8) 606 #define SCR_SMD_BIT (UL(1) << 7) 607 #define SCR_EA_BIT (UL(1) << 3) 608 #define SCR_FIQ_BIT (UL(1) << 2) 609 #define SCR_IRQ_BIT (UL(1) << 1) 610 #define SCR_NS_BIT (UL(1) << 0) 611 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 612 #define SCR_RESET_VAL SCR_RES1_BITS 613 614 /* MDCR_EL3 definitions */ 615 #define MDCR_EBWE_BIT (ULL(1) << 43) 616 #define MDCR_EnPMSN_BIT (ULL(1) << 36) 617 #define MDCR_MPMX_BIT (ULL(1) << 35) 618 #define MDCR_MCCD_BIT (ULL(1) << 34) 619 #define MDCR_SBRBE_SHIFT U(32) 620 #define MDCR_SBRBE_MASK ULL(0x3) 621 #define MDCR_NSTB(x) ((x) << 24) 622 #define MDCR_NSTB_EL1 ULL(0x3) 623 #define MDCR_NSTBE_BIT (ULL(1) << 26) 624 #define MDCR_MTPME_BIT (ULL(1) << 28) 625 #define MDCR_TDCC_BIT (ULL(1) << 27) 626 #define MDCR_SCCD_BIT (ULL(1) << 23) 627 #define MDCR_EPMAD_BIT (ULL(1) << 21) 628 #define MDCR_EDAD_BIT (ULL(1) << 20) 629 #define MDCR_TTRF_BIT (ULL(1) << 19) 630 #define MDCR_STE_BIT (ULL(1) << 18) 631 #define MDCR_SPME_BIT (ULL(1) << 17) 632 #define MDCR_SDD_BIT (ULL(1) << 16) 633 #define MDCR_SPD32(x) ((x) << 14) 634 #define MDCR_SPD32_LEGACY ULL(0x0) 635 #define MDCR_SPD32_DISABLE ULL(0x2) 636 #define MDCR_SPD32_ENABLE ULL(0x3) 637 #define MDCR_NSPB(x) ((x) << 12) 638 #define MDCR_NSPB_EL1 ULL(0x3) 639 #define MDCR_NSPBE_BIT (ULL(1) << 11) 640 #define MDCR_TDOSA_BIT (ULL(1) << 10) 641 #define MDCR_TDA_BIT (ULL(1) << 9) 642 #define MDCR_TPM_BIT (ULL(1) << 6) 643 #define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT 644 645 /* MDCR_EL2 definitions */ 646 #define MDCR_EL2_MTPME (U(1) << 28) 647 #define MDCR_EL2_HLP_BIT (U(1) << 26) 648 #define MDCR_EL2_E2TB(x) ((x) << 24) 649 #define MDCR_EL2_E2TB_EL1 U(0x3) 650 #define MDCR_EL2_HCCD_BIT (U(1) << 23) 651 #define MDCR_EL2_TTRF (U(1) << 19) 652 #define MDCR_EL2_HPMD_BIT (U(1) << 17) 653 #define MDCR_EL2_TPMS (U(1) << 14) 654 #define MDCR_EL2_E2PB(x) ((x) << 12) 655 #define MDCR_EL2_E2PB_EL1 U(0x3) 656 #define MDCR_EL2_TDRA_BIT (U(1) << 11) 657 #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 658 #define MDCR_EL2_TDA_BIT (U(1) << 9) 659 #define MDCR_EL2_TDE_BIT (U(1) << 8) 660 #define MDCR_EL2_HPME_BIT (U(1) << 7) 661 #define MDCR_EL2_TPM_BIT (U(1) << 6) 662 #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 663 #define MDCR_EL2_HPMN_MASK U(0x1f) 664 #define MDCR_EL2_RESET_VAL U(0x0) 665 666 /* HSTR_EL2 definitions */ 667 #define HSTR_EL2_RESET_VAL U(0x0) 668 #define HSTR_EL2_T_MASK U(0xff) 669 670 /* CNTHP_CTL_EL2 definitions */ 671 #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 672 #define CNTHP_CTL_RESET_VAL U(0x0) 673 674 /* VTTBR_EL2 definitions */ 675 #define VTTBR_RESET_VAL ULL(0x0) 676 #define VTTBR_VMID_MASK ULL(0xff) 677 #define VTTBR_VMID_SHIFT U(48) 678 #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 679 #define VTTBR_BADDR_SHIFT U(0) 680 681 /* HCR definitions */ 682 #define HCR_RESET_VAL ULL(0x0) 683 #define HCR_AMVOFFEN_SHIFT U(51) 684 #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 685 #define HCR_TEA_BIT (ULL(1) << 47) 686 #define HCR_API_BIT (ULL(1) << 41) 687 #define HCR_APK_BIT (ULL(1) << 40) 688 #define HCR_E2H_BIT (ULL(1) << 34) 689 #define HCR_HCD_BIT (ULL(1) << 29) 690 #define HCR_TGE_BIT (ULL(1) << 27) 691 #define HCR_RW_SHIFT U(31) 692 #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 693 #define HCR_TWE_BIT (ULL(1) << 14) 694 #define HCR_TWI_BIT (ULL(1) << 13) 695 #define HCR_AMO_BIT (ULL(1) << 5) 696 #define HCR_IMO_BIT (ULL(1) << 4) 697 #define HCR_FMO_BIT (ULL(1) << 3) 698 699 /* ISR definitions */ 700 #define ISR_A_SHIFT U(8) 701 #define ISR_I_SHIFT U(7) 702 #define ISR_F_SHIFT U(6) 703 704 /* CNTHCTL_EL2 definitions */ 705 #define CNTHCTL_RESET_VAL U(0x0) 706 #define EVNTEN_BIT (U(1) << 2) 707 #define EL1PCEN_BIT (U(1) << 1) 708 #define EL1PCTEN_BIT (U(1) << 0) 709 710 /* CNTKCTL_EL1 definitions */ 711 #define EL0PTEN_BIT (U(1) << 9) 712 #define EL0VTEN_BIT (U(1) << 8) 713 #define EL0PCTEN_BIT (U(1) << 0) 714 #define EL0VCTEN_BIT (U(1) << 1) 715 #define EVNTEN_BIT (U(1) << 2) 716 #define EVNTDIR_BIT (U(1) << 3) 717 #define EVNTI_SHIFT U(4) 718 #define EVNTI_MASK U(0xf) 719 720 /* CPTR_EL3 definitions */ 721 #define TCPAC_BIT (U(1) << 31) 722 #define TAM_SHIFT U(30) 723 #define TAM_BIT (U(1) << TAM_SHIFT) 724 #define TTA_BIT (U(1) << 20) 725 #define ESM_BIT (U(1) << 12) 726 #define TFP_BIT (U(1) << 10) 727 #define CPTR_EZ_BIT (U(1) << 8) 728 #define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \ 729 ~(CPTR_EZ_BIT | ESM_BIT)) 730 731 /* CPTR_EL2 definitions */ 732 #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 733 #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 734 #define CPTR_EL2_TAM_SHIFT U(30) 735 #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 736 #define CPTR_EL2_SMEN_MASK ULL(0x3) 737 #define CPTR_EL2_SMEN_SHIFT U(24) 738 #define CPTR_EL2_TTA_BIT (U(1) << 20) 739 #define CPTR_EL2_TSM_BIT (U(1) << 12) 740 #define CPTR_EL2_TFP_BIT (U(1) << 10) 741 #define CPTR_EL2_TZ_BIT (U(1) << 8) 742 #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 743 744 /* VTCR_EL2 definitions */ 745 #define VTCR_RESET_VAL U(0x0) 746 #define VTCR_EL2_MSA (U(1) << 31) 747 748 /* CPSR/SPSR definitions */ 749 #define DAIF_FIQ_BIT (U(1) << 0) 750 #define DAIF_IRQ_BIT (U(1) << 1) 751 #define DAIF_ABT_BIT (U(1) << 2) 752 #define DAIF_DBG_BIT (U(1) << 3) 753 #define SPSR_V_BIT (U(1) << 28) 754 #define SPSR_C_BIT (U(1) << 29) 755 #define SPSR_Z_BIT (U(1) << 30) 756 #define SPSR_N_BIT (U(1) << 31) 757 #define SPSR_DAIF_SHIFT U(6) 758 #define SPSR_DAIF_MASK U(0xf) 759 760 #define SPSR_AIF_SHIFT U(6) 761 #define SPSR_AIF_MASK U(0x7) 762 763 #define SPSR_E_SHIFT U(9) 764 #define SPSR_E_MASK U(0x1) 765 #define SPSR_E_LITTLE U(0x0) 766 #define SPSR_E_BIG U(0x1) 767 768 #define SPSR_T_SHIFT U(5) 769 #define SPSR_T_MASK U(0x1) 770 #define SPSR_T_ARM U(0x0) 771 #define SPSR_T_THUMB U(0x1) 772 773 #define SPSR_M_SHIFT U(4) 774 #define SPSR_M_MASK U(0x1) 775 #define SPSR_M_AARCH64 U(0x0) 776 #define SPSR_M_AARCH32 U(0x1) 777 #define SPSR_M_EL1H U(0x5) 778 #define SPSR_M_EL2H U(0x9) 779 780 #define SPSR_EL_SHIFT U(2) 781 #define SPSR_EL_WIDTH U(2) 782 783 #define SPSR_BTYPE_SHIFT_AARCH64 U(10) 784 #define SPSR_BTYPE_MASK_AARCH64 U(0x3) 785 #define SPSR_SSBS_SHIFT_AARCH64 U(12) 786 #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 787 #define SPSR_SSBS_SHIFT_AARCH32 U(23) 788 #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 789 #define SPSR_ALLINT_BIT_AARCH64 BIT_64(13) 790 #define SPSR_IL_BIT BIT_64(20) 791 #define SPSR_SS_BIT BIT_64(21) 792 #define SPSR_PAN_BIT BIT_64(22) 793 #define SPSR_UAO_BIT_AARCH64 BIT_64(23) 794 #define SPSR_DIT_BIT BIT(24) 795 #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 796 #define SPSR_PM_BIT_AARCH64 BIT_64(32) 797 #define SPSR_PPEND_BIT BIT(33) 798 #define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34) 799 #define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT) 800 801 #define DISABLE_ALL_EXCEPTIONS \ 802 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 803 #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 804 805 /* 806 * RMR_EL3 definitions 807 */ 808 #define RMR_EL3_RR_BIT (U(1) << 1) 809 #define RMR_EL3_AA64_BIT (U(1) << 0) 810 811 /* 812 * HI-VECTOR address for AArch32 state 813 */ 814 #define HI_VECTOR_BASE U(0xFFFF0000) 815 816 /* 817 * TCR definitions 818 */ 819 #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 820 #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 821 #define TCR_EL1_IPS_SHIFT U(32) 822 #define TCR_EL2_PS_SHIFT U(16) 823 #define TCR_EL3_PS_SHIFT U(16) 824 825 #define TCR_TxSZ_MIN ULL(16) 826 #define TCR_TxSZ_MAX ULL(39) 827 #define TCR_TxSZ_MAX_TTST ULL(48) 828 829 #define TCR_T0SZ_SHIFT U(0) 830 #define TCR_T1SZ_SHIFT U(16) 831 832 /* (internal) physical address size bits in EL3/EL1 */ 833 #define TCR_PS_BITS_4GB ULL(0x0) 834 #define TCR_PS_BITS_64GB ULL(0x1) 835 #define TCR_PS_BITS_1TB ULL(0x2) 836 #define TCR_PS_BITS_4TB ULL(0x3) 837 #define TCR_PS_BITS_16TB ULL(0x4) 838 #define TCR_PS_BITS_256TB ULL(0x5) 839 840 #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 841 #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 842 #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 843 #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 844 #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 845 #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 846 847 #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 848 #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 849 #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 850 #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 851 852 #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 853 #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 854 #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 855 #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 856 857 #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 858 #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 859 #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 860 861 #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 862 #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 863 #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 864 #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 865 866 #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 867 #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 868 #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 869 #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 870 871 #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 872 #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 873 #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 874 875 #define TCR_TG0_SHIFT U(14) 876 #define TCR_TG0_MASK ULL(3) 877 #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 878 #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 879 #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 880 881 #define TCR_TG1_SHIFT U(30) 882 #define TCR_TG1_MASK ULL(3) 883 #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 884 #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 885 #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 886 887 #define TCR_EPD0_BIT (ULL(1) << 7) 888 #define TCR_EPD1_BIT (ULL(1) << 23) 889 890 #define MODE_SP_SHIFT U(0x0) 891 #define MODE_SP_MASK U(0x1) 892 #define MODE_SP_EL0 U(0x0) 893 #define MODE_SP_ELX U(0x1) 894 895 #define MODE_RW_SHIFT U(0x4) 896 #define MODE_RW_MASK U(0x1) 897 #define MODE_RW_64 U(0x0) 898 #define MODE_RW_32 U(0x1) 899 900 #define MODE_EL_SHIFT U(0x2) 901 #define MODE_EL_MASK U(0x3) 902 #define MODE_EL_WIDTH U(0x2) 903 #define MODE_EL3 U(0x3) 904 #define MODE_EL2 U(0x2) 905 #define MODE_EL1 U(0x1) 906 #define MODE_EL0 U(0x0) 907 908 #define MODE32_SHIFT U(0) 909 #define MODE32_MASK U(0xf) 910 #define MODE32_usr U(0x0) 911 #define MODE32_fiq U(0x1) 912 #define MODE32_irq U(0x2) 913 #define MODE32_svc U(0x3) 914 #define MODE32_mon U(0x6) 915 #define MODE32_abt U(0x7) 916 #define MODE32_hyp U(0xa) 917 #define MODE32_und U(0xb) 918 #define MODE32_sys U(0xf) 919 920 #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 921 #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 922 #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 923 #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 924 925 #define SPSR_64(el, sp, daif) \ 926 (((MODE_RW_64 << MODE_RW_SHIFT) | \ 927 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 928 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 929 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 930 (~(SPSR_SSBS_BIT_AARCH64))) 931 932 #define SPSR_MODE32(mode, isa, endian, aif) \ 933 (((MODE_RW_32 << MODE_RW_SHIFT) | \ 934 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 935 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 936 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 937 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 938 (~(SPSR_SSBS_BIT_AARCH32))) 939 940 /* 941 * TTBR Definitions 942 */ 943 #define TTBR_CNP_BIT ULL(0x1) 944 945 /* 946 * CTR_EL0 definitions 947 */ 948 #define CTR_CWG_SHIFT U(24) 949 #define CTR_CWG_MASK U(0xf) 950 #define CTR_ERG_SHIFT U(20) 951 #define CTR_ERG_MASK U(0xf) 952 #define CTR_DMINLINE_SHIFT U(16) 953 #define CTR_DMINLINE_MASK U(0xf) 954 #define CTR_L1IP_SHIFT U(14) 955 #define CTR_L1IP_MASK U(0x3) 956 #define CTR_IMINLINE_SHIFT U(0) 957 #define CTR_IMINLINE_MASK U(0xf) 958 959 #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 960 961 /* Physical timer control register bit fields shifts and masks */ 962 #define CNTP_CTL_ENABLE_SHIFT U(0) 963 #define CNTP_CTL_IMASK_SHIFT U(1) 964 #define CNTP_CTL_ISTATUS_SHIFT U(2) 965 966 #define CNTP_CTL_ENABLE_MASK U(1) 967 #define CNTP_CTL_IMASK_MASK U(1) 968 #define CNTP_CTL_ISTATUS_MASK U(1) 969 970 /* Physical timer control macros */ 971 #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 972 #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 973 974 /* Exception Syndrome register bits and bobs */ 975 #define ESR_EC_SHIFT U(26) 976 #define ESR_EC_MASK U(0x3f) 977 #define ESR_EC_LENGTH U(6) 978 #define ESR_ISS_SHIFT U(0) 979 #define ESR_ISS_LENGTH U(25) 980 #define ESR_IL_BIT (U(1) << 25) 981 #define EC_UNKNOWN U(0x0) 982 #define EC_WFE_WFI U(0x1) 983 #define EC_AARCH32_CP15_MRC_MCR U(0x3) 984 #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 985 #define EC_AARCH32_CP14_MRC_MCR U(0x5) 986 #define EC_AARCH32_CP14_LDC_STC U(0x6) 987 #define EC_FP_SIMD U(0x7) 988 #define EC_AARCH32_CP10_MRC U(0x8) 989 #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 990 #define EC_ILLEGAL U(0xe) 991 #define EC_AARCH32_SVC U(0x11) 992 #define EC_AARCH32_HVC U(0x12) 993 #define EC_AARCH32_SMC U(0x13) 994 #define EC_AARCH64_SVC U(0x15) 995 #define EC_AARCH64_HVC U(0x16) 996 #define EC_AARCH64_SMC U(0x17) 997 #define EC_AARCH64_SYS U(0x18) 998 #define EC_IMP_DEF_EL3 U(0x1f) 999 #define EC_IABORT_LOWER_EL U(0x20) 1000 #define EC_IABORT_CUR_EL U(0x21) 1001 #define EC_PC_ALIGN U(0x22) 1002 #define EC_DABORT_LOWER_EL U(0x24) 1003 #define EC_DABORT_CUR_EL U(0x25) 1004 #define EC_SP_ALIGN U(0x26) 1005 #define EC_AARCH32_FP U(0x28) 1006 #define EC_AARCH64_FP U(0x2c) 1007 #define EC_SERROR U(0x2f) 1008 #define EC_BRK U(0x3c) 1009 1010 /* 1011 * External Abort bit in Instruction and Data Aborts synchronous exception 1012 * syndromes. 1013 */ 1014 #define ESR_ISS_EABORT_EA_BIT U(9) 1015 1016 #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 1017 1018 /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 1019 #define RMR_RESET_REQUEST_SHIFT U(0x1) 1020 #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 1021 1022 /******************************************************************************* 1023 * Definitions of register offsets, fields and macros for CPU system 1024 * instructions. 1025 ******************************************************************************/ 1026 1027 #define TLBI_ADDR_SHIFT U(12) 1028 #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 1029 #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 1030 1031 /******************************************************************************* 1032 * Definitions of register offsets and fields in the CNTCTLBase Frame of the 1033 * system level implementation of the Generic Timer. 1034 ******************************************************************************/ 1035 #define CNTCTLBASE_CNTFRQ U(0x0) 1036 #define CNTNSAR U(0x4) 1037 #define CNTNSAR_NS_SHIFT(x) (x) 1038 1039 #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 1040 #define CNTACR_RPCT_SHIFT U(0x0) 1041 #define CNTACR_RVCT_SHIFT U(0x1) 1042 #define CNTACR_RFRQ_SHIFT U(0x2) 1043 #define CNTACR_RVOFF_SHIFT U(0x3) 1044 #define CNTACR_RWVT_SHIFT U(0x4) 1045 #define CNTACR_RWPT_SHIFT U(0x5) 1046 1047 /******************************************************************************* 1048 * Definitions of register offsets and fields in the CNTBaseN Frame of the 1049 * system level implementation of the Generic Timer. 1050 ******************************************************************************/ 1051 /* Physical Count register. */ 1052 #define CNTPCT_LO U(0x0) 1053 /* Counter Frequency register. */ 1054 #define CNTBASEN_CNTFRQ U(0x10) 1055 /* Physical Timer CompareValue register. */ 1056 #define CNTP_CVAL_LO U(0x20) 1057 /* Physical Timer Control register. */ 1058 #define CNTP_CTL U(0x2c) 1059 1060 /* PMCR_EL0 definitions */ 1061 #define PMCR_EL0_RESET_VAL U(0x0) 1062 #define PMCR_EL0_N_SHIFT U(11) 1063 #define PMCR_EL0_N_MASK U(0x1f) 1064 #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 1065 #define PMCR_EL0_LP_BIT (U(1) << 7) 1066 #define PMCR_EL0_LC_BIT (U(1) << 6) 1067 #define PMCR_EL0_DP_BIT (U(1) << 5) 1068 #define PMCR_EL0_X_BIT (U(1) << 4) 1069 #define PMCR_EL0_D_BIT (U(1) << 3) 1070 #define PMCR_EL0_C_BIT (U(1) << 2) 1071 #define PMCR_EL0_P_BIT (U(1) << 1) 1072 #define PMCR_EL0_E_BIT (U(1) << 0) 1073 1074 /******************************************************************************* 1075 * Definitions for system register interface to SVE 1076 ******************************************************************************/ 1077 #define ZCR_EL3 S3_6_C1_C2_0 1078 #define ZCR_EL2 S3_4_C1_C2_0 1079 1080 /* ZCR_EL3 definitions */ 1081 #define ZCR_EL3_LEN_MASK U(0xf) 1082 1083 /* ZCR_EL2 definitions */ 1084 #define ZCR_EL2_LEN_MASK U(0xf) 1085 1086 /******************************************************************************* 1087 * Definitions for system register interface to SME as needed in EL3 1088 ******************************************************************************/ 1089 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 1090 #define SMCR_EL3 S3_6_C1_C2_6 1091 1092 /* ID_AA64SMFR0_EL1 definitions */ 1093 #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63) 1094 #define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1) 1095 #define SME_FA64_IMPLEMENTED U(0x1) 1096 #define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55) 1097 #define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf) 1098 #define SME_INST_IMPLEMENTED ULL(0x0) 1099 #define SME2_INST_IMPLEMENTED ULL(0x1) 1100 1101 /* SMCR_ELx definitions */ 1102 #define SMCR_ELX_LEN_SHIFT U(0) 1103 #define SMCR_ELX_LEN_MAX U(0x1ff) 1104 #define SMCR_ELX_FA64_BIT (U(1) << 31) 1105 #define SMCR_ELX_EZT0_BIT (U(1) << 30) 1106 1107 /******************************************************************************* 1108 * Definitions of MAIR encodings for device and normal memory 1109 ******************************************************************************/ 1110 /* 1111 * MAIR encodings for device memory attributes. 1112 */ 1113 #define MAIR_DEV_nGnRnE ULL(0x0) 1114 #define MAIR_DEV_nGnRE ULL(0x4) 1115 #define MAIR_DEV_nGRE ULL(0x8) 1116 #define MAIR_DEV_GRE ULL(0xc) 1117 1118 /* 1119 * MAIR encodings for normal memory attributes. 1120 * 1121 * Cache Policy 1122 * WT: Write Through 1123 * WB: Write Back 1124 * NC: Non-Cacheable 1125 * 1126 * Transient Hint 1127 * NTR: Non-Transient 1128 * TR: Transient 1129 * 1130 * Allocation Policy 1131 * RA: Read Allocate 1132 * WA: Write Allocate 1133 * RWA: Read and Write Allocate 1134 * NA: No Allocation 1135 */ 1136 #define MAIR_NORM_WT_TR_WA ULL(0x1) 1137 #define MAIR_NORM_WT_TR_RA ULL(0x2) 1138 #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1139 #define MAIR_NORM_NC ULL(0x4) 1140 #define MAIR_NORM_WB_TR_WA ULL(0x5) 1141 #define MAIR_NORM_WB_TR_RA ULL(0x6) 1142 #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1143 #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1144 #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1145 #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1146 #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1147 #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1148 #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1149 #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1150 #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1151 1152 #define MAIR_NORM_OUTER_SHIFT U(4) 1153 1154 #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1155 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1156 1157 /* PAR_EL1 fields */ 1158 #define PAR_F_SHIFT U(0) 1159 #define PAR_F_MASK ULL(0x1) 1160 #define PAR_ADDR_SHIFT U(12) 1161 #define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */ 1162 1163 /******************************************************************************* 1164 * Definitions for system register interface to SPE 1165 ******************************************************************************/ 1166 #define PMBLIMITR_EL1 S3_0_C9_C10_0 1167 1168 /******************************************************************************* 1169 * Definitions for system register interface, shifts and masks for MPAM 1170 ******************************************************************************/ 1171 #define MPAMIDR_EL1 S3_0_C10_C4_4 1172 #define MPAM2_EL2 S3_4_C10_C5_0 1173 #define MPAMHCR_EL2 S3_4_C10_C4_0 1174 #define MPAM3_EL3 S3_6_C10_C5_0 1175 1176 #define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18) 1177 #define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7) 1178 /******************************************************************************* 1179 * Definitions for system register interface to AMU for FEAT_AMUv1 1180 ******************************************************************************/ 1181 #define AMCR_EL0 S3_3_C13_C2_0 1182 #define AMCFGR_EL0 S3_3_C13_C2_1 1183 #define AMCGCR_EL0 S3_3_C13_C2_2 1184 #define AMUSERENR_EL0 S3_3_C13_C2_3 1185 #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1186 #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1187 #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1188 #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1189 1190 /* Activity Monitor Group 0 Event Counter Registers */ 1191 #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1192 #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1193 #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1194 #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1195 1196 /* Activity Monitor Group 0 Event Type Registers */ 1197 #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1198 #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1199 #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1200 #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1201 1202 /* Activity Monitor Group 1 Event Counter Registers */ 1203 #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1204 #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1205 #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1206 #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1207 #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1208 #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1209 #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1210 #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1211 #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1212 #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1213 #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1214 #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1215 #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1216 #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1217 #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1218 #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1219 1220 /* Activity Monitor Group 1 Event Type Registers */ 1221 #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1222 #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1223 #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1224 #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1225 #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1226 #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1227 #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1228 #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1229 #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1230 #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1231 #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1232 #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1233 #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1234 #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1235 #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1236 #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1237 1238 /* AMCNTENSET0_EL0 definitions */ 1239 #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 1240 #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 1241 1242 /* AMCNTENSET1_EL0 definitions */ 1243 #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 1244 #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 1245 1246 /* AMCNTENCLR0_EL0 definitions */ 1247 #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 1248 #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 1249 1250 /* AMCNTENCLR1_EL0 definitions */ 1251 #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 1252 #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 1253 1254 /* AMCFGR_EL0 definitions */ 1255 #define AMCFGR_EL0_NCG_SHIFT U(28) 1256 #define AMCFGR_EL0_NCG_MASK U(0xf) 1257 #define AMCFGR_EL0_N_SHIFT U(0) 1258 #define AMCFGR_EL0_N_MASK U(0xff) 1259 1260 /* AMCGCR_EL0 definitions */ 1261 #define AMCGCR_EL0_CG0NC_SHIFT U(0) 1262 #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1263 #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1264 #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1265 1266 /* MPAM register definitions */ 1267 #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1268 #define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62) 1269 #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1270 #define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT 1271 1272 #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1273 #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1274 1275 #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1276 1277 /******************************************************************************* 1278 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1279 ******************************************************************************/ 1280 1281 /* Definition for register defining which virtual offsets are implemented. */ 1282 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1283 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1284 #define AMCG1IDR_CTR_SHIFT U(0) 1285 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1286 #define AMCG1IDR_VOFF_SHIFT U(16) 1287 1288 /* New bit added to AMCR_EL0 */ 1289 #define AMCR_CG1RZ_SHIFT U(17) 1290 #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1291 1292 /* 1293 * Definitions for virtual offset registers for architected activity monitor 1294 * event counters. 1295 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1296 */ 1297 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1298 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1299 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1300 1301 /* 1302 * Definitions for virtual offset registers for auxiliary activity monitor event 1303 * counters. 1304 */ 1305 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1306 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1307 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1308 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1309 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1310 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1311 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1312 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1313 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1314 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1315 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1316 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1317 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1318 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1319 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1320 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1321 1322 /******************************************************************************* 1323 * Realm management extension register definitions 1324 ******************************************************************************/ 1325 #define GPCCR_EL3 S3_6_C2_C1_6 1326 #define GPTBR_EL3 S3_6_C2_C1_4 1327 1328 #define SCXTNUM_EL2 S3_4_C13_C0_7 1329 #define SCXTNUM_EL1 S3_0_C13_C0_7 1330 #define SCXTNUM_EL0 S3_3_C13_C0_7 1331 1332 /******************************************************************************* 1333 * RAS system registers 1334 ******************************************************************************/ 1335 #define DISR_EL1 S3_0_C12_C1_1 1336 #define DISR_A_BIT U(31) 1337 1338 #define ERRIDR_EL1 S3_0_C5_C3_0 1339 #define ERRIDR_MASK U(0xffff) 1340 1341 #define ERRSELR_EL1 S3_0_C5_C3_1 1342 1343 /* System register access to Standard Error Record registers */ 1344 #define ERXFR_EL1 S3_0_C5_C4_0 1345 #define ERXCTLR_EL1 S3_0_C5_C4_1 1346 #define ERXSTATUS_EL1 S3_0_C5_C4_2 1347 #define ERXADDR_EL1 S3_0_C5_C4_3 1348 #define ERXPFGF_EL1 S3_0_C5_C4_4 1349 #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1350 #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1351 #define ERXMISC0_EL1 S3_0_C5_C5_0 1352 #define ERXMISC1_EL1 S3_0_C5_C5_1 1353 1354 #define ERXCTLR_ED_SHIFT U(0) 1355 #define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT) 1356 #define ERXCTLR_UE_BIT (U(1) << 4) 1357 1358 #define ERXPFGCTL_UC_BIT (U(1) << 1) 1359 #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1360 #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1361 1362 /******************************************************************************* 1363 * Armv8.3 Pointer Authentication Registers 1364 ******************************************************************************/ 1365 #define APIAKeyLo_EL1 S3_0_C2_C1_0 1366 #define APIAKeyHi_EL1 S3_0_C2_C1_1 1367 #define APIBKeyLo_EL1 S3_0_C2_C1_2 1368 #define APIBKeyHi_EL1 S3_0_C2_C1_3 1369 #define APDAKeyLo_EL1 S3_0_C2_C2_0 1370 #define APDAKeyHi_EL1 S3_0_C2_C2_1 1371 #define APDBKeyLo_EL1 S3_0_C2_C2_2 1372 #define APDBKeyHi_EL1 S3_0_C2_C2_3 1373 #define APGAKeyLo_EL1 S3_0_C2_C3_0 1374 #define APGAKeyHi_EL1 S3_0_C2_C3_1 1375 1376 /******************************************************************************* 1377 * Armv8.4 Data Independent Timing Registers 1378 ******************************************************************************/ 1379 #define DIT S3_3_C4_C2_5 1380 #define DIT_BIT BIT(24) 1381 1382 /******************************************************************************* 1383 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 1384 ******************************************************************************/ 1385 #define SSBS S3_3_C4_C2_6 1386 1387 /******************************************************************************* 1388 * Armv8.5 - Memory Tagging Extension Registers 1389 ******************************************************************************/ 1390 #define TFSRE0_EL1 S3_0_C5_C6_1 1391 #define TFSR_EL1 S3_0_C5_C6_0 1392 #define RGSR_EL1 S3_0_C1_C0_5 1393 #define GCR_EL1 S3_0_C1_C0_6 1394 1395 #define GCR_EL1_RRND_BIT (UL(1) << 16) 1396 1397 /******************************************************************************* 1398 * Armv8.5 - Random Number Generator Registers 1399 ******************************************************************************/ 1400 #define RNDR S3_3_C2_C4_0 1401 #define RNDRRS S3_3_C2_C4_1 1402 1403 /******************************************************************************* 1404 * FEAT_HCX - Extended Hypervisor Configuration Register 1405 ******************************************************************************/ 1406 #define HCRX_EL2 S3_4_C1_C2_2 1407 #define HCRX_EL2_MSCEn_BIT (UL(1) << 11) 1408 #define HCRX_EL2_MCE2_BIT (UL(1) << 10) 1409 #define HCRX_EL2_CMOW_BIT (UL(1) << 9) 1410 #define HCRX_EL2_VFNMI_BIT (UL(1) << 8) 1411 #define HCRX_EL2_VINMI_BIT (UL(1) << 7) 1412 #define HCRX_EL2_TALLINT_BIT (UL(1) << 6) 1413 #define HCRX_EL2_SMPME_BIT (UL(1) << 5) 1414 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1415 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1416 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1417 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1418 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1419 #define HCRX_EL2_INIT_VAL ULL(0x0) 1420 1421 /******************************************************************************* 1422 * FEAT_FGT - Definitions for Fine-Grained Trap registers 1423 ******************************************************************************/ 1424 #define HFGITR_EL2_INIT_VAL ULL(0x180000000000000) 1425 #define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000) 1426 #define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000) 1427 1428 /******************************************************************************* 1429 * FEAT_TCR2 - Extended Translation Control Registers 1430 ******************************************************************************/ 1431 #define TCR2_EL1 S3_0_C2_C0_3 1432 #define TCR2_EL2 S3_4_C2_C0_3 1433 1434 /******************************************************************************* 1435 * Permission indirection and overlay Registers 1436 ******************************************************************************/ 1437 1438 #define PIRE0_EL1 S3_0_C10_C2_2 1439 #define PIRE0_EL2 S3_4_C10_C2_2 1440 #define PIR_EL1 S3_0_C10_C2_3 1441 #define PIR_EL2 S3_4_C10_C2_3 1442 #define POR_EL1 S3_0_C10_C2_4 1443 #define POR_EL2 S3_4_C10_C2_4 1444 #define S2PIR_EL2 S3_4_C10_C2_5 1445 #define S2POR_EL1 S3_0_C10_C2_5 1446 1447 /******************************************************************************* 1448 * FEAT_GCS - Guarded Control Stack Registers 1449 ******************************************************************************/ 1450 #define GCSCR_EL2 S3_4_C2_C5_0 1451 #define GCSPR_EL2 S3_4_C2_C5_1 1452 #define GCSCR_EL1 S3_0_C2_C5_0 1453 #define GCSCRE0_EL1 S3_0_C2_C5_2 1454 #define GCSPR_EL1 S3_0_C2_C5_1 1455 #define GCSPR_EL0 S3_3_C2_C5_1 1456 1457 #define GCSCR_EXLOCK_EN_BIT (UL(1) << 6) 1458 1459 /******************************************************************************* 1460 * FEAT_TRF - Trace Filter Control Registers 1461 ******************************************************************************/ 1462 #define TRFCR_EL2 S3_4_C1_C2_1 1463 #define TRFCR_EL1 S3_0_C1_C2_1 1464 1465 /******************************************************************************* 1466 * Definitions for DynamicIQ Shared Unit registers 1467 ******************************************************************************/ 1468 #define CLUSTERPWRDN_EL1 S3_0_c15_c3_6 1469 1470 /* CLUSTERPWRDN_EL1 register definitions */ 1471 #define DSU_CLUSTER_PWR_OFF 0 1472 #define DSU_CLUSTER_PWR_ON 1 1473 #define DSU_CLUSTER_PWR_MASK U(1) 1474 #define DSU_CLUSTER_MEM_RET BIT(1) 1475 1476 /******************************************************************************* 1477 * Definitions for CPU Power/Performance Management registers 1478 ******************************************************************************/ 1479 1480 #define CPUPPMCR_EL3 S3_6_C15_C2_0 1481 #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0) 1482 #define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1) 1483 1484 #define CPUMPMMCR_EL3 S3_6_C15_C2_1 1485 #define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0) 1486 #define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1) 1487 1488 /* alternative system register encoding for the "sb" speculation barrier */ 1489 #define SYSREG_SB S0_3_C3_C0_7 1490 1491 #define CLUSTERPMCR_EL1 S3_0_C15_C5_0 1492 #define CLUSTERPMCNTENSET_EL1 S3_0_C15_C5_1 1493 #define CLUSTERPMCCNTR_EL1 S3_0_C15_C6_0 1494 #define CLUSTERPMOVSSET_EL1 S3_0_C15_C5_3 1495 #define CLUSTERPMOVSCLR_EL1 S3_0_C15_C5_4 1496 #define CLUSTERPMSELR_EL1 S3_0_C15_C5_5 1497 #define CLUSTERPMXEVTYPER_EL1 S3_0_C15_C6_1 1498 #define CLUSTERPMXEVCNTR_EL1 S3_0_C15_C6_2 1499 1500 #define CLUSTERPMCR_E_BIT BIT(0) 1501 #define CLUSTERPMCR_N_SHIFT U(11) 1502 #define CLUSTERPMCR_N_MASK U(0x1f) 1503 1504 #endif /* ARCH_H */ 1505