1 /* 2 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved. 3 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved. 4 * 5 * SPDX-License-Identifier: BSD-3-Clause 6 */ 7 8 #ifndef ARCH_H 9 #define ARCH_H 10 11 #include <lib/utils_def.h> 12 13 /******************************************************************************* 14 * MIDR bit definitions 15 ******************************************************************************/ 16 #define MIDR_IMPL_MASK U(0xff) 17 #define MIDR_IMPL_SHIFT U(0x18) 18 #define MIDR_VAR_SHIFT U(20) 19 #define MIDR_VAR_BITS U(4) 20 #define MIDR_VAR_MASK U(0xf) 21 #define MIDR_REV_SHIFT U(0) 22 #define MIDR_REV_BITS U(4) 23 #define MIDR_REV_MASK U(0xf) 24 #define MIDR_PN_MASK U(0xfff) 25 #define MIDR_PN_SHIFT U(0x4) 26 27 /******************************************************************************* 28 * MPIDR macros 29 ******************************************************************************/ 30 #define MPIDR_MT_MASK (ULL(1) << 24) 31 #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 32 #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 33 #define MPIDR_AFFINITY_BITS U(8) 34 #define MPIDR_AFFLVL_MASK ULL(0xff) 35 #define MPIDR_AFF0_SHIFT U(0) 36 #define MPIDR_AFF1_SHIFT U(8) 37 #define MPIDR_AFF2_SHIFT U(16) 38 #define MPIDR_AFF3_SHIFT U(32) 39 #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 40 #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 41 #define MPIDR_AFFLVL_SHIFT U(3) 42 #define MPIDR_AFFLVL0 ULL(0x0) 43 #define MPIDR_AFFLVL1 ULL(0x1) 44 #define MPIDR_AFFLVL2 ULL(0x2) 45 #define MPIDR_AFFLVL3 ULL(0x3) 46 #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 47 #define MPIDR_AFFLVL0_VAL(mpidr) \ 48 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 49 #define MPIDR_AFFLVL1_VAL(mpidr) \ 50 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 51 #define MPIDR_AFFLVL2_VAL(mpidr) \ 52 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 53 #define MPIDR_AFFLVL3_VAL(mpidr) \ 54 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 55 /* 56 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 57 * add one while using this macro to define array sizes. 58 * TODO: Support only the first 3 affinity levels for now. 59 */ 60 #define MPIDR_MAX_AFFLVL U(2) 61 62 #define MPID_MASK (MPIDR_MT_MASK | \ 63 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 64 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 65 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 66 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 67 68 #define MPIDR_AFF_ID(mpid, n) \ 69 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 70 71 /* 72 * An invalid MPID. This value can be used by functions that return an MPID to 73 * indicate an error. 74 */ 75 #define INVALID_MPID U(0xFFFFFFFF) 76 77 /******************************************************************************* 78 * Definitions for CPU system register interface to GICv3 79 ******************************************************************************/ 80 #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 81 #define ICC_SGI1R S3_0_C12_C11_5 82 #define ICC_SRE_EL1 S3_0_C12_C12_5 83 #define ICC_SRE_EL2 S3_4_C12_C9_5 84 #define ICC_SRE_EL3 S3_6_C12_C12_5 85 #define ICC_CTLR_EL1 S3_0_C12_C12_4 86 #define ICC_CTLR_EL3 S3_6_C12_C12_4 87 #define ICC_PMR_EL1 S3_0_C4_C6_0 88 #define ICC_RPR_EL1 S3_0_C12_C11_3 89 #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 90 #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 91 #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 92 #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 93 #define ICC_IAR0_EL1 S3_0_c12_c8_0 94 #define ICC_IAR1_EL1 S3_0_c12_c12_0 95 #define ICC_EOIR0_EL1 S3_0_c12_c8_1 96 #define ICC_EOIR1_EL1 S3_0_c12_c12_1 97 #define ICC_SGI0R_EL1 S3_0_c12_c11_7 98 99 /******************************************************************************* 100 * Definitions for EL2 system registers for save/restore routine 101 ******************************************************************************/ 102 #define CNTPOFF_EL2 S3_4_C14_C0_6 103 #define HAFGRTR_EL2 S3_4_C3_C1_6 104 #define HDFGRTR_EL2 S3_4_C3_C1_4 105 #define HDFGWTR_EL2 S3_4_C3_C1_5 106 #define HFGITR_EL2 S3_4_C1_C1_6 107 #define HFGRTR_EL2 S3_4_C1_C1_4 108 #define HFGWTR_EL2 S3_4_C1_C1_5 109 #define ICH_HCR_EL2 S3_4_C12_C11_0 110 #define ICH_VMCR_EL2 S3_4_C12_C11_7 111 #define MPAMVPM0_EL2 S3_4_C10_C5_0 112 #define MPAMVPM1_EL2 S3_4_C10_C5_1 113 #define MPAMVPM2_EL2 S3_4_C10_C5_2 114 #define MPAMVPM3_EL2 S3_4_C10_C5_3 115 #define MPAMVPM4_EL2 S3_4_C10_C5_4 116 #define MPAMVPM5_EL2 S3_4_C10_C5_5 117 #define MPAMVPM6_EL2 S3_4_C10_C5_6 118 #define MPAMVPM7_EL2 S3_4_C10_C5_7 119 #define MPAMVPMV_EL2 S3_4_C10_C4_1 120 #define TRFCR_EL2 S3_4_C1_C2_1 121 #define PMSCR_EL2 S3_4_C9_C9_0 122 #define TFSR_EL2 S3_4_C5_C6_0 123 124 /******************************************************************************* 125 * Generic timer memory mapped registers & offsets 126 ******************************************************************************/ 127 #define CNTCR_OFF U(0x000) 128 #define CNTCV_OFF U(0x008) 129 #define CNTFID_OFF U(0x020) 130 131 #define CNTCR_EN (U(1) << 0) 132 #define CNTCR_HDBG (U(1) << 1) 133 #define CNTCR_FCREQ(x) ((x) << 8) 134 135 /******************************************************************************* 136 * System register bit definitions 137 ******************************************************************************/ 138 /* CLIDR definitions */ 139 #define LOUIS_SHIFT U(21) 140 #define LOC_SHIFT U(24) 141 #define CTYPE_SHIFT(n) U(3 * (n - 1)) 142 #define CLIDR_FIELD_WIDTH U(3) 143 144 /* CSSELR definitions */ 145 #define LEVEL_SHIFT U(1) 146 147 /* Data cache set/way op type defines */ 148 #define DCISW U(0x0) 149 #define DCCISW U(0x1) 150 #if ERRATA_A53_827319 151 #define DCCSW DCCISW 152 #else 153 #define DCCSW U(0x2) 154 #endif 155 156 /* ID_AA64PFR0_EL1 definitions */ 157 #define ID_AA64PFR0_EL0_SHIFT U(0) 158 #define ID_AA64PFR0_EL1_SHIFT U(4) 159 #define ID_AA64PFR0_EL2_SHIFT U(8) 160 #define ID_AA64PFR0_EL3_SHIFT U(12) 161 162 #define ID_AA64PFR0_AMU_SHIFT U(44) 163 #define ID_AA64PFR0_AMU_MASK ULL(0xf) 164 #define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0) 165 #define ID_AA64PFR0_AMU_V1 ULL(0x1) 166 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 167 168 #define ID_AA64PFR0_ELX_MASK ULL(0xf) 169 170 #define ID_AA64PFR0_GIC_SHIFT U(24) 171 #define ID_AA64PFR0_GIC_WIDTH U(4) 172 #define ID_AA64PFR0_GIC_MASK ULL(0xf) 173 174 #define ID_AA64PFR0_SVE_SHIFT U(32) 175 #define ID_AA64PFR0_SVE_MASK ULL(0xf) 176 #define ID_AA64PFR0_SVE_SUPPORTED ULL(0x1) 177 #define ID_AA64PFR0_SVE_LENGTH U(4) 178 179 #define ID_AA64PFR0_SEL2_SHIFT U(36) 180 #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 181 182 #define ID_AA64PFR0_MPAM_SHIFT U(40) 183 #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 184 185 #define ID_AA64PFR0_DIT_SHIFT U(48) 186 #define ID_AA64PFR0_DIT_MASK ULL(0xf) 187 #define ID_AA64PFR0_DIT_LENGTH U(4) 188 #define ID_AA64PFR0_DIT_SUPPORTED U(1) 189 190 #define ID_AA64PFR0_CSV2_SHIFT U(56) 191 #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 192 #define ID_AA64PFR0_CSV2_LENGTH U(4) 193 #define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2) 194 195 #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 196 #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 197 #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 198 #define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0) 199 #define ID_AA64PFR0_FEAT_RME_V1 U(1) 200 201 #define ID_AA64PFR0_RAS_SHIFT U(28) 202 #define ID_AA64PFR0_RAS_MASK ULL(0xf) 203 #define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0) 204 #define ID_AA64PFR0_RAS_LENGTH U(4) 205 206 /* Exception level handling */ 207 #define EL_IMPL_NONE ULL(0) 208 #define EL_IMPL_A64ONLY ULL(1) 209 #define EL_IMPL_A64_A32 ULL(2) 210 211 /* ID_AA64DFR0_EL1.TraceVer definitions */ 212 #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 213 #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 214 #define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1) 215 #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 216 #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 217 #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 218 #define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1) 219 #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 220 221 /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 222 #define ID_AA64DFR0_PMS_SHIFT U(32) 223 #define ID_AA64DFR0_PMS_MASK ULL(0xf) 224 #define ID_AA64DFR0_SPE_SUPPORTED ULL(0x1) 225 #define ID_AA64DFR0_SPE_NOT_SUPPORTED ULL(0x0) 226 227 /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 228 #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 229 #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 230 #define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1) 231 232 /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 233 #define ID_AA64DFR0_MTPMU_SHIFT U(48) 234 #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 235 #define ID_AA64DFR0_MTPMU_SUPPORTED ULL(1) 236 237 /* ID_AA64DFR0_EL1.BRBE definitions */ 238 #define ID_AA64DFR0_BRBE_SHIFT U(52) 239 #define ID_AA64DFR0_BRBE_MASK ULL(0xf) 240 #define ID_AA64DFR0_BRBE_SUPPORTED ULL(1) 241 242 /* ID_AA64ISAR0_EL1 definitions */ 243 #define ID_AA64ISAR0_RNDR_SHIFT U(60) 244 #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 245 246 /* ID_AA64ISAR1_EL1 definitions */ 247 #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 248 249 #define ID_AA64ISAR1_GPI_SHIFT U(28) 250 #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 251 #define ID_AA64ISAR1_GPA_SHIFT U(24) 252 #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 253 254 #define ID_AA64ISAR1_API_SHIFT U(8) 255 #define ID_AA64ISAR1_API_MASK ULL(0xf) 256 #define ID_AA64ISAR1_APA_SHIFT U(4) 257 #define ID_AA64ISAR1_APA_MASK ULL(0xf) 258 259 #define ID_AA64ISAR1_SB_SHIFT U(36) 260 #define ID_AA64ISAR1_SB_MASK ULL(0xf) 261 #define ID_AA64ISAR1_SB_SUPPORTED ULL(0x1) 262 #define ID_AA64ISAR1_SB_NOT_SUPPORTED ULL(0x0) 263 264 /* ID_AA64MMFR0_EL1 definitions */ 265 #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 266 #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 267 268 #define PARANGE_0000 U(32) 269 #define PARANGE_0001 U(36) 270 #define PARANGE_0010 U(40) 271 #define PARANGE_0011 U(42) 272 #define PARANGE_0100 U(44) 273 #define PARANGE_0101 U(48) 274 #define PARANGE_0110 U(52) 275 276 #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 277 #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 278 #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0) 279 #define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1) 280 #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 281 282 #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 283 #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 284 #define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1) 285 #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0) 286 287 #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 288 #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 289 #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0) 290 #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf) 291 292 #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 293 #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 294 #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0) 295 #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf) 296 297 #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 298 #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 299 #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1) 300 #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0) 301 302 /* ID_AA64MMFR1_EL1 definitions */ 303 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 304 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 305 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1) 306 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0) 307 308 #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 309 #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 310 #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0) 311 #define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1) 312 #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2) 313 #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3) 314 315 #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 316 #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 317 318 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 319 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 320 #define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1) 321 #define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0) 322 323 /* ID_AA64MMFR2_EL1 definitions */ 324 #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 325 326 #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 327 #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 328 329 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 330 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 331 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 332 333 #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 334 #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 335 336 #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 337 #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 338 #define ID_AA64MMFR2_EL1_NV_NOT_SUPPORTED ULL(0x0) 339 #define ID_AA64MMFR2_EL1_NV_SUPPORTED ULL(0x1) 340 #define ID_AA64MMFR2_EL1_NV2_SUPPORTED ULL(0x2) 341 342 /* ID_AA64PFR1_EL1 definitions */ 343 #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 344 #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 345 346 #define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */ 347 348 #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 349 #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 350 351 #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 352 353 #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 354 #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 355 356 /* Memory Tagging Extension is not implemented */ 357 #define MTE_UNIMPLEMENTED U(0) 358 /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 359 #define MTE_IMPLEMENTED_EL0 U(1) 360 /* FEAT_MTE2: Full MTE is implemented */ 361 #define MTE_IMPLEMENTED_ELX U(2) 362 /* 363 * FEAT_MTE3: MTE is implemented with support for 364 * asymmetric Tag Check Fault handling 365 */ 366 #define MTE_IMPLEMENTED_ASY U(3) 367 368 #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 369 #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 370 371 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 372 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 373 374 /* ID_PFR1_EL1 definitions */ 375 #define ID_PFR1_VIRTEXT_SHIFT U(12) 376 #define ID_PFR1_VIRTEXT_MASK U(0xf) 377 #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 378 & ID_PFR1_VIRTEXT_MASK) 379 380 /* SCTLR definitions */ 381 #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 382 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 383 (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 384 385 #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 386 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 387 388 #define SCTLR_AARCH32_EL1_RES1 \ 389 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 390 (U(1) << 4) | (U(1) << 3)) 391 392 #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 393 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 394 (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 395 396 #define SCTLR_M_BIT (ULL(1) << 0) 397 #define SCTLR_A_BIT (ULL(1) << 1) 398 #define SCTLR_C_BIT (ULL(1) << 2) 399 #define SCTLR_SA_BIT (ULL(1) << 3) 400 #define SCTLR_SA0_BIT (ULL(1) << 4) 401 #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 402 #define SCTLR_nAA_BIT (ULL(1) << 6) 403 #define SCTLR_ITD_BIT (ULL(1) << 7) 404 #define SCTLR_SED_BIT (ULL(1) << 8) 405 #define SCTLR_UMA_BIT (ULL(1) << 9) 406 #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 407 #define SCTLR_EOS_BIT (ULL(1) << 11) 408 #define SCTLR_I_BIT (ULL(1) << 12) 409 #define SCTLR_EnDB_BIT (ULL(1) << 13) 410 #define SCTLR_DZE_BIT (ULL(1) << 14) 411 #define SCTLR_UCT_BIT (ULL(1) << 15) 412 #define SCTLR_NTWI_BIT (ULL(1) << 16) 413 #define SCTLR_NTWE_BIT (ULL(1) << 18) 414 #define SCTLR_WXN_BIT (ULL(1) << 19) 415 #define SCTLR_TSCXT_BIT (ULL(1) << 20) 416 #define SCTLR_IESB_BIT (ULL(1) << 21) 417 #define SCTLR_EIS_BIT (ULL(1) << 22) 418 #define SCTLR_SPAN_BIT (ULL(1) << 23) 419 #define SCTLR_E0E_BIT (ULL(1) << 24) 420 #define SCTLR_EE_BIT (ULL(1) << 25) 421 #define SCTLR_UCI_BIT (ULL(1) << 26) 422 #define SCTLR_EnDA_BIT (ULL(1) << 27) 423 #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 424 #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 425 #define SCTLR_EnIB_BIT (ULL(1) << 30) 426 #define SCTLR_EnIA_BIT (ULL(1) << 31) 427 #define SCTLR_BT0_BIT (ULL(1) << 35) 428 #define SCTLR_BT1_BIT (ULL(1) << 36) 429 #define SCTLR_BT_BIT (ULL(1) << 36) 430 #define SCTLR_ITFSB_BIT (ULL(1) << 37) 431 #define SCTLR_TCF0_SHIFT U(38) 432 #define SCTLR_TCF0_MASK ULL(3) 433 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 434 435 /* Tag Check Faults in EL0 have no effect on the PE */ 436 #define SCTLR_TCF0_NO_EFFECT U(0) 437 /* Tag Check Faults in EL0 cause a synchronous exception */ 438 #define SCTLR_TCF0_SYNC U(1) 439 /* Tag Check Faults in EL0 are asynchronously accumulated */ 440 #define SCTLR_TCF0_ASYNC U(2) 441 /* 442 * Tag Check Faults in EL0 cause a synchronous exception on reads, 443 * and are asynchronously accumulated on writes 444 */ 445 #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 446 447 #define SCTLR_TCF_SHIFT U(40) 448 #define SCTLR_TCF_MASK ULL(3) 449 450 /* Tag Check Faults in EL1 have no effect on the PE */ 451 #define SCTLR_TCF_NO_EFFECT U(0) 452 /* Tag Check Faults in EL1 cause a synchronous exception */ 453 #define SCTLR_TCF_SYNC U(1) 454 /* Tag Check Faults in EL1 are asynchronously accumulated */ 455 #define SCTLR_TCF_ASYNC U(2) 456 /* 457 * Tag Check Faults in EL1 cause a synchronous exception on reads, 458 * and are asynchronously accumulated on writes 459 */ 460 #define SCTLR_TCF_SYNCR_ASYNCW U(3) 461 462 #define SCTLR_ATA0_BIT (ULL(1) << 42) 463 #define SCTLR_ATA_BIT (ULL(1) << 43) 464 #define SCTLR_DSSBS_SHIFT U(44) 465 #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 466 #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 467 #define SCTLR_TWEDEL_SHIFT U(46) 468 #define SCTLR_TWEDEL_MASK ULL(0xf) 469 #define SCTLR_EnASR_BIT (ULL(1) << 54) 470 #define SCTLR_EnAS0_BIT (ULL(1) << 55) 471 #define SCTLR_EnALS_BIT (ULL(1) << 56) 472 #define SCTLR_EPAN_BIT (ULL(1) << 57) 473 #define SCTLR_RESET_VAL SCTLR_EL3_RES1 474 475 /* CPACR_EL1 definitions */ 476 #define CPACR_EL1_FPEN(x) ((x) << 20) 477 #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 478 #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 479 #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 480 481 /* SCR definitions */ 482 #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 483 #define SCR_NSE_SHIFT U(62) 484 #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 485 #define SCR_GPF_BIT (UL(1) << 48) 486 #define SCR_TWEDEL_SHIFT U(30) 487 #define SCR_TWEDEL_MASK ULL(0xf) 488 #define SCR_HXEn_BIT (UL(1) << 38) 489 #define SCR_ENTP2_SHIFT U(41) 490 #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 491 #define SCR_AMVOFFEN_BIT (UL(1) << 35) 492 #define SCR_TWEDEn_BIT (UL(1) << 29) 493 #define SCR_ECVEN_BIT (UL(1) << 28) 494 #define SCR_FGTEN_BIT (UL(1) << 27) 495 #define SCR_ATA_BIT (UL(1) << 26) 496 #define SCR_EnSCXT_BIT (UL(1) << 25) 497 #define SCR_FIEN_BIT (UL(1) << 21) 498 #define SCR_EEL2_BIT (UL(1) << 18) 499 #define SCR_API_BIT (UL(1) << 17) 500 #define SCR_APK_BIT (UL(1) << 16) 501 #define SCR_TERR_BIT (UL(1) << 15) 502 #define SCR_TWE_BIT (UL(1) << 13) 503 #define SCR_TWI_BIT (UL(1) << 12) 504 #define SCR_ST_BIT (UL(1) << 11) 505 #define SCR_RW_BIT (UL(1) << 10) 506 #define SCR_SIF_BIT (UL(1) << 9) 507 #define SCR_HCE_BIT (UL(1) << 8) 508 #define SCR_SMD_BIT (UL(1) << 7) 509 #define SCR_EA_BIT (UL(1) << 3) 510 #define SCR_FIQ_BIT (UL(1) << 2) 511 #define SCR_IRQ_BIT (UL(1) << 1) 512 #define SCR_NS_BIT (UL(1) << 0) 513 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 514 #define SCR_RESET_VAL SCR_RES1_BITS 515 516 /* MDCR_EL3 definitions */ 517 #define MDCR_EnPMSN_BIT (ULL(1) << 36) 518 #define MDCR_MPMX_BIT (ULL(1) << 35) 519 #define MDCR_MCCD_BIT (ULL(1) << 34) 520 #define MDCR_SBRBE_SHIFT U(32) 521 #define MDCR_SBRBE_MASK ULL(0x3) 522 #define MDCR_NSTB(x) ((x) << 24) 523 #define MDCR_NSTB_EL1 ULL(0x3) 524 #define MDCR_NSTBE (ULL(1) << 26) 525 #define MDCR_MTPME_BIT (ULL(1) << 28) 526 #define MDCR_TDCC_BIT (ULL(1) << 27) 527 #define MDCR_SCCD_BIT (ULL(1) << 23) 528 #define MDCR_EPMAD_BIT (ULL(1) << 21) 529 #define MDCR_EDAD_BIT (ULL(1) << 20) 530 #define MDCR_TTRF_BIT (ULL(1) << 19) 531 #define MDCR_STE_BIT (ULL(1) << 18) 532 #define MDCR_SPME_BIT (ULL(1) << 17) 533 #define MDCR_SDD_BIT (ULL(1) << 16) 534 #define MDCR_SPD32(x) ((x) << 14) 535 #define MDCR_SPD32_LEGACY ULL(0x0) 536 #define MDCR_SPD32_DISABLE ULL(0x2) 537 #define MDCR_SPD32_ENABLE ULL(0x3) 538 #define MDCR_NSPB(x) ((x) << 12) 539 #define MDCR_NSPB_EL1 ULL(0x3) 540 #define MDCR_TDOSA_BIT (ULL(1) << 10) 541 #define MDCR_TDA_BIT (ULL(1) << 9) 542 #define MDCR_TPM_BIT (ULL(1) << 6) 543 #define MDCR_EL3_RESET_VAL ULL(0x0) 544 545 /* MDCR_EL2 definitions */ 546 #define MDCR_EL2_MTPME (U(1) << 28) 547 #define MDCR_EL2_HLP (U(1) << 26) 548 #define MDCR_EL2_E2TB(x) ((x) << 24) 549 #define MDCR_EL2_E2TB_EL1 U(0x3) 550 #define MDCR_EL2_HCCD (U(1) << 23) 551 #define MDCR_EL2_TTRF (U(1) << 19) 552 #define MDCR_EL2_HPMD (U(1) << 17) 553 #define MDCR_EL2_TPMS (U(1) << 14) 554 #define MDCR_EL2_E2PB(x) ((x) << 12) 555 #define MDCR_EL2_E2PB_EL1 U(0x3) 556 #define MDCR_EL2_TDRA_BIT (U(1) << 11) 557 #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 558 #define MDCR_EL2_TDA_BIT (U(1) << 9) 559 #define MDCR_EL2_TDE_BIT (U(1) << 8) 560 #define MDCR_EL2_HPME_BIT (U(1) << 7) 561 #define MDCR_EL2_TPM_BIT (U(1) << 6) 562 #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 563 #define MDCR_EL2_RESET_VAL U(0x0) 564 565 /* HSTR_EL2 definitions */ 566 #define HSTR_EL2_RESET_VAL U(0x0) 567 #define HSTR_EL2_T_MASK U(0xff) 568 569 /* CNTHP_CTL_EL2 definitions */ 570 #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 571 #define CNTHP_CTL_RESET_VAL U(0x0) 572 573 /* VTTBR_EL2 definitions */ 574 #define VTTBR_RESET_VAL ULL(0x0) 575 #define VTTBR_VMID_MASK ULL(0xff) 576 #define VTTBR_VMID_SHIFT U(48) 577 #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 578 #define VTTBR_BADDR_SHIFT U(0) 579 580 /* HCR definitions */ 581 #define HCR_RESET_VAL ULL(0x0) 582 #define HCR_AMVOFFEN_SHIFT U(51) 583 #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 584 #define HCR_TEA_BIT (ULL(1) << 47) 585 #define HCR_API_BIT (ULL(1) << 41) 586 #define HCR_APK_BIT (ULL(1) << 40) 587 #define HCR_E2H_BIT (ULL(1) << 34) 588 #define HCR_HCD_BIT (ULL(1) << 29) 589 #define HCR_TGE_BIT (ULL(1) << 27) 590 #define HCR_RW_SHIFT U(31) 591 #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 592 #define HCR_TWE_BIT (ULL(1) << 14) 593 #define HCR_TWI_BIT (ULL(1) << 13) 594 #define HCR_AMO_BIT (ULL(1) << 5) 595 #define HCR_IMO_BIT (ULL(1) << 4) 596 #define HCR_FMO_BIT (ULL(1) << 3) 597 598 /* ISR definitions */ 599 #define ISR_A_SHIFT U(8) 600 #define ISR_I_SHIFT U(7) 601 #define ISR_F_SHIFT U(6) 602 603 /* CNTHCTL_EL2 definitions */ 604 #define CNTHCTL_RESET_VAL U(0x0) 605 #define EVNTEN_BIT (U(1) << 2) 606 #define EL1PCEN_BIT (U(1) << 1) 607 #define EL1PCTEN_BIT (U(1) << 0) 608 609 /* CNTKCTL_EL1 definitions */ 610 #define EL0PTEN_BIT (U(1) << 9) 611 #define EL0VTEN_BIT (U(1) << 8) 612 #define EL0PCTEN_BIT (U(1) << 0) 613 #define EL0VCTEN_BIT (U(1) << 1) 614 #define EVNTEN_BIT (U(1) << 2) 615 #define EVNTDIR_BIT (U(1) << 3) 616 #define EVNTI_SHIFT U(4) 617 #define EVNTI_MASK U(0xf) 618 619 /* CPTR_EL3 definitions */ 620 #define TCPAC_BIT (U(1) << 31) 621 #define TAM_SHIFT U(30) 622 #define TAM_BIT (U(1) << TAM_SHIFT) 623 #define TTA_BIT (U(1) << 20) 624 #define ESM_BIT (U(1) << 12) 625 #define TFP_BIT (U(1) << 10) 626 #define CPTR_EZ_BIT (U(1) << 8) 627 #define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \ 628 ~(CPTR_EZ_BIT | ESM_BIT)) 629 630 /* CPTR_EL2 definitions */ 631 #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 632 #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 633 #define CPTR_EL2_TAM_SHIFT U(30) 634 #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 635 #define CPTR_EL2_SMEN_MASK ULL(0x3) 636 #define CPTR_EL2_SMEN_SHIFT U(24) 637 #define CPTR_EL2_TTA_BIT (U(1) << 20) 638 #define CPTR_EL2_TSM_BIT (U(1) << 12) 639 #define CPTR_EL2_TFP_BIT (U(1) << 10) 640 #define CPTR_EL2_TZ_BIT (U(1) << 8) 641 #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 642 643 /* VTCR_EL2 definitions */ 644 #define VTCR_RESET_VAL U(0x0) 645 #define VTCR_EL2_MSA (U(1) << 31) 646 647 /* CPSR/SPSR definitions */ 648 #define DAIF_FIQ_BIT (U(1) << 0) 649 #define DAIF_IRQ_BIT (U(1) << 1) 650 #define DAIF_ABT_BIT (U(1) << 2) 651 #define DAIF_DBG_BIT (U(1) << 3) 652 #define SPSR_DAIF_SHIFT U(6) 653 #define SPSR_DAIF_MASK U(0xf) 654 655 #define SPSR_AIF_SHIFT U(6) 656 #define SPSR_AIF_MASK U(0x7) 657 658 #define SPSR_E_SHIFT U(9) 659 #define SPSR_E_MASK U(0x1) 660 #define SPSR_E_LITTLE U(0x0) 661 #define SPSR_E_BIG U(0x1) 662 663 #define SPSR_T_SHIFT U(5) 664 #define SPSR_T_MASK U(0x1) 665 #define SPSR_T_ARM U(0x0) 666 #define SPSR_T_THUMB U(0x1) 667 668 #define SPSR_M_SHIFT U(4) 669 #define SPSR_M_MASK U(0x1) 670 #define SPSR_M_AARCH64 U(0x0) 671 #define SPSR_M_AARCH32 U(0x1) 672 #define SPSR_M_EL2H U(0x9) 673 674 #define SPSR_EL_SHIFT U(2) 675 #define SPSR_EL_WIDTH U(2) 676 677 #define SPSR_SSBS_SHIFT_AARCH64 U(12) 678 #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 679 #define SPSR_SSBS_SHIFT_AARCH32 U(23) 680 #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 681 682 #define SPSR_PAN_BIT BIT_64(22) 683 684 #define SPSR_DIT_BIT BIT(24) 685 686 #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 687 688 #define DISABLE_ALL_EXCEPTIONS \ 689 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 690 691 #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 692 693 /* 694 * RMR_EL3 definitions 695 */ 696 #define RMR_EL3_RR_BIT (U(1) << 1) 697 #define RMR_EL3_AA64_BIT (U(1) << 0) 698 699 /* 700 * HI-VECTOR address for AArch32 state 701 */ 702 #define HI_VECTOR_BASE U(0xFFFF0000) 703 704 /* 705 * TCR defintions 706 */ 707 #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 708 #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 709 #define TCR_EL1_IPS_SHIFT U(32) 710 #define TCR_EL2_PS_SHIFT U(16) 711 #define TCR_EL3_PS_SHIFT U(16) 712 713 #define TCR_TxSZ_MIN ULL(16) 714 #define TCR_TxSZ_MAX ULL(39) 715 #define TCR_TxSZ_MAX_TTST ULL(48) 716 717 #define TCR_T0SZ_SHIFT U(0) 718 #define TCR_T1SZ_SHIFT U(16) 719 720 /* (internal) physical address size bits in EL3/EL1 */ 721 #define TCR_PS_BITS_4GB ULL(0x0) 722 #define TCR_PS_BITS_64GB ULL(0x1) 723 #define TCR_PS_BITS_1TB ULL(0x2) 724 #define TCR_PS_BITS_4TB ULL(0x3) 725 #define TCR_PS_BITS_16TB ULL(0x4) 726 #define TCR_PS_BITS_256TB ULL(0x5) 727 728 #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 729 #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 730 #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 731 #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 732 #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 733 #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 734 735 #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 736 #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 737 #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 738 #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 739 740 #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 741 #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 742 #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 743 #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 744 745 #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 746 #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 747 #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 748 749 #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 750 #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 751 #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 752 #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 753 754 #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 755 #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 756 #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 757 #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 758 759 #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 760 #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 761 #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 762 763 #define TCR_TG0_SHIFT U(14) 764 #define TCR_TG0_MASK ULL(3) 765 #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 766 #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 767 #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 768 769 #define TCR_TG1_SHIFT U(30) 770 #define TCR_TG1_MASK ULL(3) 771 #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 772 #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 773 #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 774 775 #define TCR_EPD0_BIT (ULL(1) << 7) 776 #define TCR_EPD1_BIT (ULL(1) << 23) 777 778 #define MODE_SP_SHIFT U(0x0) 779 #define MODE_SP_MASK U(0x1) 780 #define MODE_SP_EL0 U(0x0) 781 #define MODE_SP_ELX U(0x1) 782 783 #define MODE_RW_SHIFT U(0x4) 784 #define MODE_RW_MASK U(0x1) 785 #define MODE_RW_64 U(0x0) 786 #define MODE_RW_32 U(0x1) 787 788 #define MODE_EL_SHIFT U(0x2) 789 #define MODE_EL_MASK U(0x3) 790 #define MODE_EL_WIDTH U(0x2) 791 #define MODE_EL3 U(0x3) 792 #define MODE_EL2 U(0x2) 793 #define MODE_EL1 U(0x1) 794 #define MODE_EL0 U(0x0) 795 796 #define MODE32_SHIFT U(0) 797 #define MODE32_MASK U(0xf) 798 #define MODE32_usr U(0x0) 799 #define MODE32_fiq U(0x1) 800 #define MODE32_irq U(0x2) 801 #define MODE32_svc U(0x3) 802 #define MODE32_mon U(0x6) 803 #define MODE32_abt U(0x7) 804 #define MODE32_hyp U(0xa) 805 #define MODE32_und U(0xb) 806 #define MODE32_sys U(0xf) 807 808 #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 809 #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 810 #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 811 #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 812 813 #define SPSR_64(el, sp, daif) \ 814 (((MODE_RW_64 << MODE_RW_SHIFT) | \ 815 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 816 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 817 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 818 (~(SPSR_SSBS_BIT_AARCH64))) 819 820 #define SPSR_MODE32(mode, isa, endian, aif) \ 821 (((MODE_RW_32 << MODE_RW_SHIFT) | \ 822 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 823 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 824 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 825 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 826 (~(SPSR_SSBS_BIT_AARCH32))) 827 828 /* 829 * TTBR Definitions 830 */ 831 #define TTBR_CNP_BIT ULL(0x1) 832 833 /* 834 * CTR_EL0 definitions 835 */ 836 #define CTR_CWG_SHIFT U(24) 837 #define CTR_CWG_MASK U(0xf) 838 #define CTR_ERG_SHIFT U(20) 839 #define CTR_ERG_MASK U(0xf) 840 #define CTR_DMINLINE_SHIFT U(16) 841 #define CTR_DMINLINE_MASK U(0xf) 842 #define CTR_L1IP_SHIFT U(14) 843 #define CTR_L1IP_MASK U(0x3) 844 #define CTR_IMINLINE_SHIFT U(0) 845 #define CTR_IMINLINE_MASK U(0xf) 846 847 #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 848 849 /* Physical timer control register bit fields shifts and masks */ 850 #define CNTP_CTL_ENABLE_SHIFT U(0) 851 #define CNTP_CTL_IMASK_SHIFT U(1) 852 #define CNTP_CTL_ISTATUS_SHIFT U(2) 853 854 #define CNTP_CTL_ENABLE_MASK U(1) 855 #define CNTP_CTL_IMASK_MASK U(1) 856 #define CNTP_CTL_ISTATUS_MASK U(1) 857 858 /* Physical timer control macros */ 859 #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 860 #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 861 862 /* Exception Syndrome register bits and bobs */ 863 #define ESR_EC_SHIFT U(26) 864 #define ESR_EC_MASK U(0x3f) 865 #define ESR_EC_LENGTH U(6) 866 #define ESR_ISS_SHIFT U(0) 867 #define ESR_ISS_LENGTH U(25) 868 #define EC_UNKNOWN U(0x0) 869 #define EC_WFE_WFI U(0x1) 870 #define EC_AARCH32_CP15_MRC_MCR U(0x3) 871 #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 872 #define EC_AARCH32_CP14_MRC_MCR U(0x5) 873 #define EC_AARCH32_CP14_LDC_STC U(0x6) 874 #define EC_FP_SIMD U(0x7) 875 #define EC_AARCH32_CP10_MRC U(0x8) 876 #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 877 #define EC_ILLEGAL U(0xe) 878 #define EC_AARCH32_SVC U(0x11) 879 #define EC_AARCH32_HVC U(0x12) 880 #define EC_AARCH32_SMC U(0x13) 881 #define EC_AARCH64_SVC U(0x15) 882 #define EC_AARCH64_HVC U(0x16) 883 #define EC_AARCH64_SMC U(0x17) 884 #define EC_AARCH64_SYS U(0x18) 885 #define EC_IABORT_LOWER_EL U(0x20) 886 #define EC_IABORT_CUR_EL U(0x21) 887 #define EC_PC_ALIGN U(0x22) 888 #define EC_DABORT_LOWER_EL U(0x24) 889 #define EC_DABORT_CUR_EL U(0x25) 890 #define EC_SP_ALIGN U(0x26) 891 #define EC_AARCH32_FP U(0x28) 892 #define EC_AARCH64_FP U(0x2c) 893 #define EC_SERROR U(0x2f) 894 #define EC_BRK U(0x3c) 895 896 /* 897 * External Abort bit in Instruction and Data Aborts synchronous exception 898 * syndromes. 899 */ 900 #define ESR_ISS_EABORT_EA_BIT U(9) 901 902 #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 903 904 /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 905 #define RMR_RESET_REQUEST_SHIFT U(0x1) 906 #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 907 908 /******************************************************************************* 909 * Definitions of register offsets, fields and macros for CPU system 910 * instructions. 911 ******************************************************************************/ 912 913 #define TLBI_ADDR_SHIFT U(12) 914 #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 915 #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 916 917 /******************************************************************************* 918 * Definitions of register offsets and fields in the CNTCTLBase Frame of the 919 * system level implementation of the Generic Timer. 920 ******************************************************************************/ 921 #define CNTCTLBASE_CNTFRQ U(0x0) 922 #define CNTNSAR U(0x4) 923 #define CNTNSAR_NS_SHIFT(x) (x) 924 925 #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 926 #define CNTACR_RPCT_SHIFT U(0x0) 927 #define CNTACR_RVCT_SHIFT U(0x1) 928 #define CNTACR_RFRQ_SHIFT U(0x2) 929 #define CNTACR_RVOFF_SHIFT U(0x3) 930 #define CNTACR_RWVT_SHIFT U(0x4) 931 #define CNTACR_RWPT_SHIFT U(0x5) 932 933 /******************************************************************************* 934 * Definitions of register offsets and fields in the CNTBaseN Frame of the 935 * system level implementation of the Generic Timer. 936 ******************************************************************************/ 937 /* Physical Count register. */ 938 #define CNTPCT_LO U(0x0) 939 /* Counter Frequency register. */ 940 #define CNTBASEN_CNTFRQ U(0x10) 941 /* Physical Timer CompareValue register. */ 942 #define CNTP_CVAL_LO U(0x20) 943 /* Physical Timer Control register. */ 944 #define CNTP_CTL U(0x2c) 945 946 /* PMCR_EL0 definitions */ 947 #define PMCR_EL0_RESET_VAL U(0x0) 948 #define PMCR_EL0_N_SHIFT U(11) 949 #define PMCR_EL0_N_MASK U(0x1f) 950 #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 951 #define PMCR_EL0_LP_BIT (U(1) << 7) 952 #define PMCR_EL0_LC_BIT (U(1) << 6) 953 #define PMCR_EL0_DP_BIT (U(1) << 5) 954 #define PMCR_EL0_X_BIT (U(1) << 4) 955 #define PMCR_EL0_D_BIT (U(1) << 3) 956 #define PMCR_EL0_C_BIT (U(1) << 2) 957 #define PMCR_EL0_P_BIT (U(1) << 1) 958 #define PMCR_EL0_E_BIT (U(1) << 0) 959 960 /******************************************************************************* 961 * Definitions for system register interface to SVE 962 ******************************************************************************/ 963 #define ZCR_EL3 S3_6_C1_C2_0 964 #define ZCR_EL2 S3_4_C1_C2_0 965 966 /* ZCR_EL3 definitions */ 967 #define ZCR_EL3_LEN_MASK U(0xf) 968 969 /* ZCR_EL2 definitions */ 970 #define ZCR_EL2_LEN_MASK U(0xf) 971 972 /******************************************************************************* 973 * Definitions for system register interface to SME as needed in EL3 974 ******************************************************************************/ 975 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 976 #define SMCR_EL3 S3_6_C1_C2_6 977 978 /* ID_AA64SMFR0_EL1 definitions */ 979 #define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63) 980 981 /* SMCR_ELx definitions */ 982 #define SMCR_ELX_LEN_SHIFT U(0) 983 #define SMCR_ELX_LEN_MASK U(0x1ff) 984 #define SMCR_ELX_FA64_BIT (U(1) << 31) 985 986 /******************************************************************************* 987 * Definitions of MAIR encodings for device and normal memory 988 ******************************************************************************/ 989 /* 990 * MAIR encodings for device memory attributes. 991 */ 992 #define MAIR_DEV_nGnRnE ULL(0x0) 993 #define MAIR_DEV_nGnRE ULL(0x4) 994 #define MAIR_DEV_nGRE ULL(0x8) 995 #define MAIR_DEV_GRE ULL(0xc) 996 997 /* 998 * MAIR encodings for normal memory attributes. 999 * 1000 * Cache Policy 1001 * WT: Write Through 1002 * WB: Write Back 1003 * NC: Non-Cacheable 1004 * 1005 * Transient Hint 1006 * NTR: Non-Transient 1007 * TR: Transient 1008 * 1009 * Allocation Policy 1010 * RA: Read Allocate 1011 * WA: Write Allocate 1012 * RWA: Read and Write Allocate 1013 * NA: No Allocation 1014 */ 1015 #define MAIR_NORM_WT_TR_WA ULL(0x1) 1016 #define MAIR_NORM_WT_TR_RA ULL(0x2) 1017 #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1018 #define MAIR_NORM_NC ULL(0x4) 1019 #define MAIR_NORM_WB_TR_WA ULL(0x5) 1020 #define MAIR_NORM_WB_TR_RA ULL(0x6) 1021 #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1022 #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1023 #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1024 #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1025 #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1026 #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1027 #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1028 #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1029 #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1030 1031 #define MAIR_NORM_OUTER_SHIFT U(4) 1032 1033 #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1034 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1035 1036 /* PAR_EL1 fields */ 1037 #define PAR_F_SHIFT U(0) 1038 #define PAR_F_MASK ULL(0x1) 1039 #define PAR_ADDR_SHIFT U(12) 1040 #define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */ 1041 1042 /******************************************************************************* 1043 * Definitions for system register interface to SPE 1044 ******************************************************************************/ 1045 #define PMBLIMITR_EL1 S3_0_C9_C10_0 1046 1047 /******************************************************************************* 1048 * Definitions for system register interface to MPAM 1049 ******************************************************************************/ 1050 #define MPAMIDR_EL1 S3_0_C10_C4_4 1051 #define MPAM2_EL2 S3_4_C10_C5_0 1052 #define MPAMHCR_EL2 S3_4_C10_C4_0 1053 #define MPAM3_EL3 S3_6_C10_C5_0 1054 1055 /******************************************************************************* 1056 * Definitions for system register interface to AMU for FEAT_AMUv1 1057 ******************************************************************************/ 1058 #define AMCR_EL0 S3_3_C13_C2_0 1059 #define AMCFGR_EL0 S3_3_C13_C2_1 1060 #define AMCGCR_EL0 S3_3_C13_C2_2 1061 #define AMUSERENR_EL0 S3_3_C13_C2_3 1062 #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1063 #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1064 #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1065 #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1066 1067 /* Activity Monitor Group 0 Event Counter Registers */ 1068 #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1069 #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1070 #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1071 #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1072 1073 /* Activity Monitor Group 0 Event Type Registers */ 1074 #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1075 #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1076 #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1077 #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1078 1079 /* Activity Monitor Group 1 Event Counter Registers */ 1080 #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1081 #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1082 #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1083 #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1084 #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1085 #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1086 #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1087 #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1088 #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1089 #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1090 #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1091 #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1092 #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1093 #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1094 #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1095 #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1096 1097 /* Activity Monitor Group 1 Event Type Registers */ 1098 #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1099 #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1100 #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1101 #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1102 #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1103 #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1104 #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1105 #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1106 #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1107 #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1108 #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1109 #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1110 #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1111 #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1112 #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1113 #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1114 1115 /* AMCNTENSET0_EL0 definitions */ 1116 #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 1117 #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 1118 1119 /* AMCNTENSET1_EL0 definitions */ 1120 #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 1121 #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 1122 1123 /* AMCNTENCLR0_EL0 definitions */ 1124 #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 1125 #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 1126 1127 /* AMCNTENCLR1_EL0 definitions */ 1128 #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 1129 #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 1130 1131 /* AMCFGR_EL0 definitions */ 1132 #define AMCFGR_EL0_NCG_SHIFT U(28) 1133 #define AMCFGR_EL0_NCG_MASK U(0xf) 1134 #define AMCFGR_EL0_N_SHIFT U(0) 1135 #define AMCFGR_EL0_N_MASK U(0xff) 1136 1137 /* AMCGCR_EL0 definitions */ 1138 #define AMCGCR_EL0_CG0NC_SHIFT U(0) 1139 #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1140 #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1141 #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1142 1143 /* MPAM register definitions */ 1144 #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1145 #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1146 1147 #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1148 #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1149 1150 #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1151 1152 /******************************************************************************* 1153 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1154 ******************************************************************************/ 1155 1156 /* Definition for register defining which virtual offsets are implemented. */ 1157 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1158 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1159 #define AMCG1IDR_CTR_SHIFT U(0) 1160 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1161 #define AMCG1IDR_VOFF_SHIFT U(16) 1162 1163 /* New bit added to AMCR_EL0 */ 1164 #define AMCR_CG1RZ_SHIFT U(17) 1165 #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1166 1167 /* 1168 * Definitions for virtual offset registers for architected activity monitor 1169 * event counters. 1170 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1171 */ 1172 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1173 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1174 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1175 1176 /* 1177 * Definitions for virtual offset registers for auxiliary activity monitor event 1178 * counters. 1179 */ 1180 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1181 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1182 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1183 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1184 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1185 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1186 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1187 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1188 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1189 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1190 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1191 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1192 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1193 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1194 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1195 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1196 1197 /******************************************************************************* 1198 * Realm management extension register definitions 1199 ******************************************************************************/ 1200 #define GPCCR_EL3 S3_6_C2_C1_6 1201 #define GPTBR_EL3 S3_6_C2_C1_4 1202 1203 /******************************************************************************* 1204 * RAS system registers 1205 ******************************************************************************/ 1206 #define DISR_EL1 S3_0_C12_C1_1 1207 #define DISR_A_BIT U(31) 1208 1209 #define ERRIDR_EL1 S3_0_C5_C3_0 1210 #define ERRIDR_MASK U(0xffff) 1211 1212 #define ERRSELR_EL1 S3_0_C5_C3_1 1213 1214 /* System register access to Standard Error Record registers */ 1215 #define ERXFR_EL1 S3_0_C5_C4_0 1216 #define ERXCTLR_EL1 S3_0_C5_C4_1 1217 #define ERXSTATUS_EL1 S3_0_C5_C4_2 1218 #define ERXADDR_EL1 S3_0_C5_C4_3 1219 #define ERXPFGF_EL1 S3_0_C5_C4_4 1220 #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1221 #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1222 #define ERXMISC0_EL1 S3_0_C5_C5_0 1223 #define ERXMISC1_EL1 S3_0_C5_C5_1 1224 1225 #define ERXCTLR_ED_BIT (U(1) << 0) 1226 #define ERXCTLR_UE_BIT (U(1) << 4) 1227 1228 #define ERXPFGCTL_UC_BIT (U(1) << 1) 1229 #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1230 #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1231 1232 /******************************************************************************* 1233 * Armv8.3 Pointer Authentication Registers 1234 ******************************************************************************/ 1235 #define APIAKeyLo_EL1 S3_0_C2_C1_0 1236 #define APIAKeyHi_EL1 S3_0_C2_C1_1 1237 #define APIBKeyLo_EL1 S3_0_C2_C1_2 1238 #define APIBKeyHi_EL1 S3_0_C2_C1_3 1239 #define APDAKeyLo_EL1 S3_0_C2_C2_0 1240 #define APDAKeyHi_EL1 S3_0_C2_C2_1 1241 #define APDBKeyLo_EL1 S3_0_C2_C2_2 1242 #define APDBKeyHi_EL1 S3_0_C2_C2_3 1243 #define APGAKeyLo_EL1 S3_0_C2_C3_0 1244 #define APGAKeyHi_EL1 S3_0_C2_C3_1 1245 1246 /******************************************************************************* 1247 * Armv8.4 Data Independent Timing Registers 1248 ******************************************************************************/ 1249 #define DIT S3_3_C4_C2_5 1250 #define DIT_BIT BIT(24) 1251 1252 /******************************************************************************* 1253 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 1254 ******************************************************************************/ 1255 #define SSBS S3_3_C4_C2_6 1256 1257 /******************************************************************************* 1258 * Armv8.5 - Memory Tagging Extension Registers 1259 ******************************************************************************/ 1260 #define TFSRE0_EL1 S3_0_C5_C6_1 1261 #define TFSR_EL1 S3_0_C5_C6_0 1262 #define RGSR_EL1 S3_0_C1_C0_5 1263 #define GCR_EL1 S3_0_C1_C0_6 1264 1265 /******************************************************************************* 1266 * FEAT_HCX - Extended Hypervisor Configuration Register 1267 ******************************************************************************/ 1268 #define HCRX_EL2 S3_4_C1_C2_2 1269 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1270 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1271 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1272 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1273 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1274 1275 /******************************************************************************* 1276 * Definitions for DynamicIQ Shared Unit registers 1277 ******************************************************************************/ 1278 #define CLUSTERPWRDN_EL1 S3_0_c15_c3_6 1279 1280 /* CLUSTERPWRDN_EL1 register definitions */ 1281 #define DSU_CLUSTER_PWR_OFF 0 1282 #define DSU_CLUSTER_PWR_ON 1 1283 #define DSU_CLUSTER_PWR_MASK U(1) 1284 1285 /******************************************************************************* 1286 * Definitions for CPU Power/Performance Management registers 1287 ******************************************************************************/ 1288 1289 #define CPUPPMCR_EL3 S3_6_C15_C2_0 1290 #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0) 1291 #define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1) 1292 1293 #define CPUMPMMCR_EL3 S3_6_C15_C2_1 1294 #define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0) 1295 #define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1) 1296 1297 #endif /* ARCH_H */ 1298