1 /* 2 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3 * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved. 4 * 5 * SPDX-License-Identifier: BSD-3-Clause 6 */ 7 8 #ifndef ARCH_H 9 #define ARCH_H 10 11 #include <lib/utils_def.h> 12 13 /******************************************************************************* 14 * MIDR bit definitions 15 ******************************************************************************/ 16 #define MIDR_IMPL_MASK U(0xff) 17 #define MIDR_IMPL_SHIFT U(0x18) 18 #define MIDR_VAR_SHIFT U(20) 19 #define MIDR_VAR_BITS U(4) 20 #define MIDR_VAR_MASK U(0xf) 21 #define MIDR_REV_SHIFT U(0) 22 #define MIDR_REV_BITS U(4) 23 #define MIDR_REV_MASK U(0xf) 24 #define MIDR_PN_MASK U(0xfff) 25 #define MIDR_PN_SHIFT U(0x4) 26 27 /* Extracts the CPU part number from MIDR for checking CPU match */ 28 #define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK) 29 30 /******************************************************************************* 31 * MPIDR macros 32 ******************************************************************************/ 33 #define MPIDR_MT_MASK (ULL(1) << 24) 34 #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 35 #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 36 #define MPIDR_AFFINITY_BITS U(8) 37 #define MPIDR_AFFLVL_MASK ULL(0xff) 38 #define MPIDR_AFF0_SHIFT U(0) 39 #define MPIDR_AFF1_SHIFT U(8) 40 #define MPIDR_AFF2_SHIFT U(16) 41 #define MPIDR_AFF3_SHIFT U(32) 42 #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 43 #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 44 #define MPIDR_AFFLVL_SHIFT U(3) 45 #define MPIDR_AFFLVL0 ULL(0x0) 46 #define MPIDR_AFFLVL1 ULL(0x1) 47 #define MPIDR_AFFLVL2 ULL(0x2) 48 #define MPIDR_AFFLVL3 ULL(0x3) 49 #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 50 #define MPIDR_AFFLVL0_VAL(mpidr) \ 51 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 52 #define MPIDR_AFFLVL1_VAL(mpidr) \ 53 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 54 #define MPIDR_AFFLVL2_VAL(mpidr) \ 55 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 56 #define MPIDR_AFFLVL3_VAL(mpidr) \ 57 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 58 /* 59 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 60 * add one while using this macro to define array sizes. 61 * TODO: Support only the first 3 affinity levels for now. 62 */ 63 #define MPIDR_MAX_AFFLVL U(2) 64 65 #define MPID_MASK (MPIDR_MT_MASK | \ 66 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 67 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 68 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 69 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 70 71 #define MPIDR_AFF_ID(mpid, n) \ 72 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 73 74 /* 75 * An invalid MPID. This value can be used by functions that return an MPID to 76 * indicate an error. 77 */ 78 #define INVALID_MPID U(0xFFFFFFFF) 79 80 /******************************************************************************* 81 * Definitions for Exception vector offsets 82 ******************************************************************************/ 83 #define CURRENT_EL_SP0 0x0 84 #define CURRENT_EL_SPX 0x200 85 #define LOWER_EL_AARCH64 0x400 86 #define LOWER_EL_AARCH32 0x600 87 88 #define SYNC_EXCEPTION 0x0 89 #define IRQ_EXCEPTION 0x80 90 #define FIQ_EXCEPTION 0x100 91 #define SERROR_EXCEPTION 0x180 92 93 /******************************************************************************* 94 * Encodings for GICv5 EL3 system registers 95 ******************************************************************************/ 96 #define ICC_PPI_DOMAINR0_EL3 S3_6_C12_C8_4 97 #define ICC_PPI_DOMAINR1_EL3 S3_6_C12_C8_5 98 #define ICC_PPI_DOMAINR2_EL3 S3_6_C12_C8_6 99 #define ICC_PPI_DOMAINR3_EL3 S3_6_C12_C8_7 100 101 #define ICC_PPI_DOMAINR_FIELD_MASK ULL(0x3) 102 #define ICC_PPI_DOMAINR_COUNT (32) 103 104 /******************************************************************************* 105 * Definitions for CPU system register interface to GICv3 106 ******************************************************************************/ 107 #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 108 #define ICC_SGI1R S3_0_C12_C11_5 109 #define ICC_ASGI1R S3_0_C12_C11_6 110 #define ICC_SRE_EL1 S3_0_C12_C12_5 111 #define ICC_SRE_EL2 S3_4_C12_C9_5 112 #define ICC_SRE_EL3 S3_6_C12_C12_5 113 #define ICC_CTLR_EL1 S3_0_C12_C12_4 114 #define ICC_CTLR_EL3 S3_6_C12_C12_4 115 #define ICC_PMR_EL1 S3_0_C4_C6_0 116 #define ICC_RPR_EL1 S3_0_C12_C11_3 117 #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 118 #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 119 #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 120 #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 121 #define ICC_IAR0_EL1 S3_0_c12_c8_0 122 #define ICC_IAR1_EL1 S3_0_c12_c12_0 123 #define ICC_EOIR0_EL1 S3_0_c12_c8_1 124 #define ICC_EOIR1_EL1 S3_0_c12_c12_1 125 #define ICC_SGI0R_EL1 S3_0_c12_c11_7 126 127 /******************************************************************************* 128 * Definitions for EL2 system registers for save/restore routine 129 ******************************************************************************/ 130 #define CNTPOFF_EL2 S3_4_C14_C0_6 131 #define HDFGRTR2_EL2 S3_4_C3_C1_0 132 #define HDFGWTR2_EL2 S3_4_C3_C1_1 133 #define HFGRTR2_EL2 S3_4_C3_C1_2 134 #define HFGWTR2_EL2 S3_4_C3_C1_3 135 #define HDFGRTR_EL2 S3_4_C3_C1_4 136 #define HDFGWTR_EL2 S3_4_C3_C1_5 137 #define HAFGRTR_EL2 S3_4_C3_C1_6 138 #define HFGITR2_EL2 S3_4_C3_C1_7 139 #define HFGITR_EL2 S3_4_C1_C1_6 140 #define HFGRTR_EL2 S3_4_C1_C1_4 141 #define HFGWTR_EL2 S3_4_C1_C1_5 142 #define ICH_HCR_EL2 S3_4_C12_C11_0 143 #define ICH_VMCR_EL2 S3_4_C12_C11_7 144 #define MPAMVPM0_EL2 S3_4_C10_C6_0 145 #define MPAMVPM1_EL2 S3_4_C10_C6_1 146 #define MPAMVPM2_EL2 S3_4_C10_C6_2 147 #define MPAMVPM3_EL2 S3_4_C10_C6_3 148 #define MPAMVPM4_EL2 S3_4_C10_C6_4 149 #define MPAMVPM5_EL2 S3_4_C10_C6_5 150 #define MPAMVPM6_EL2 S3_4_C10_C6_6 151 #define MPAMVPM7_EL2 S3_4_C10_C6_7 152 #define MPAMVPMV_EL2 S3_4_C10_C4_1 153 #define VNCR_EL2 S3_4_C2_C2_0 154 #define PMSCR_EL2 S3_4_C9_C9_0 155 #define TFSR_EL2 S3_4_C5_C6_0 156 #define CONTEXTIDR_EL2 S3_4_C13_C0_1 157 #define TTBR1_EL2 S3_4_C2_C0_1 158 159 /******************************************************************************* 160 * Generic timer memory mapped registers & offsets 161 ******************************************************************************/ 162 #define CNTCR_OFF U(0x000) 163 #define CNTCV_OFF U(0x008) 164 #define CNTFID_OFF U(0x020) 165 166 #define CNTCR_EN (U(1) << 0) 167 #define CNTCR_HDBG (U(1) << 1) 168 #define CNTCR_FCREQ(x) ((x) << 8) 169 170 /******************************************************************************* 171 * System register bit definitions 172 ******************************************************************************/ 173 /* CLIDR definitions */ 174 #define LOUIS_SHIFT U(21) 175 #define LOC_SHIFT U(24) 176 #define CTYPE_SHIFT(n) U(3 * (n - 1)) 177 #define CLIDR_FIELD_WIDTH U(3) 178 179 /* CSSELR definitions */ 180 #define LEVEL_SHIFT U(1) 181 182 /* Data cache set/way op type defines */ 183 #define DCISW U(0x0) 184 #define DCCISW U(0x1) 185 #if ERRATA_A53_827319 186 #define DCCSW DCCISW 187 #else 188 #define DCCSW U(0x2) 189 #endif 190 191 #define ID_REG_FIELD_MASK ULL(0xf) 192 193 /* ID_AA64PFR0_EL1 definitions */ 194 #define ID_AA64PFR0_EL0_SHIFT U(0) 195 #define ID_AA64PFR0_EL1_SHIFT U(4) 196 #define ID_AA64PFR0_EL2_SHIFT U(8) 197 #define ID_AA64PFR0_EL3_SHIFT U(12) 198 199 #define ID_AA64PFR0_AMU_SHIFT U(44) 200 #define ID_AA64PFR0_AMU_MASK ULL(0xf) 201 #define ID_AA64PFR0_AMU_V1 ULL(0x1) 202 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 203 204 #define ID_AA64PFR0_ELX_MASK ULL(0xf) 205 206 #define ID_AA64PFR0_GIC_SHIFT U(24) 207 #define ID_AA64PFR0_GIC_WIDTH U(4) 208 #define ID_AA64PFR0_GIC_MASK ULL(0xf) 209 210 #define ID_AA64PFR0_SVE_SHIFT U(32) 211 #define ID_AA64PFR0_SVE_MASK ULL(0xf) 212 #define ID_AA64PFR0_SVE_LENGTH U(4) 213 #define SVE_IMPLEMENTED ULL(0x1) 214 215 #define ID_AA64PFR0_SEL2_SHIFT U(36) 216 #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 217 218 #define ID_AA64PFR0_MPAM_SHIFT U(40) 219 #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 220 221 #define ID_AA64PFR0_DIT_SHIFT U(48) 222 #define ID_AA64PFR0_DIT_MASK ULL(0xf) 223 #define ID_AA64PFR0_DIT_LENGTH U(4) 224 #define DIT_IMPLEMENTED ULL(1) 225 226 #define ID_AA64PFR0_CSV2_SHIFT U(56) 227 #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 228 #define ID_AA64PFR0_CSV2_LENGTH U(4) 229 #define CSV2_2_IMPLEMENTED ULL(0x2) 230 #define CSV2_3_IMPLEMENTED ULL(0x3) 231 232 #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 233 #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 234 #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 235 #define RME_NOT_IMPLEMENTED ULL(0) 236 237 #define ID_AA64PFR0_RAS_SHIFT U(28) 238 #define ID_AA64PFR0_RAS_MASK ULL(0xf) 239 #define ID_AA64PFR0_RAS_LENGTH U(4) 240 241 /* Exception level handling */ 242 #define EL_IMPL_NONE ULL(0) 243 #define EL_IMPL_A64ONLY ULL(1) 244 #define EL_IMPL_A64_A32 ULL(2) 245 246 /* ID_AA64DFR0_EL1.DebugVer definitions */ 247 #define ID_AA64DFR0_DEBUGVER_SHIFT U(0) 248 #define ID_AA64DFR0_DEBUGVER_MASK ULL(0xf) 249 #define DEBUGVER_V8P9_IMPLEMENTED ULL(0xb) 250 251 /* ID_AA64DFR0_EL1.TraceVer definitions */ 252 #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 253 #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 254 #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 255 256 #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 257 #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 258 #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 259 #define TRACEFILT_IMPLEMENTED ULL(1) 260 261 #define ID_AA64DFR0_PMUVER_LENGTH U(4) 262 #define ID_AA64DFR0_PMUVER_SHIFT U(8) 263 #define ID_AA64DFR0_PMUVER_MASK U(0xf) 264 #define ID_AA64DFR0_PMUVER_PMUV3 U(1) 265 #define ID_AA64DFR0_PMUVER_PMUV3P9 U(9) 266 #define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf) 267 268 /* ID_AA64DFR0_EL1.SEBEP definitions */ 269 #define ID_AA64DFR0_SEBEP_SHIFT U(24) 270 #define ID_AA64DFR0_SEBEP_MASK ULL(0xf) 271 #define SEBEP_IMPLEMENTED ULL(1) 272 273 /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 274 #define ID_AA64DFR0_PMS_SHIFT U(32) 275 #define ID_AA64DFR0_PMS_MASK ULL(0xf) 276 #define SPE_IMPLEMENTED ULL(0x1) 277 #define SPE_NOT_IMPLEMENTED ULL(0x0) 278 279 /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 280 #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 281 #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 282 #define TRACEBUFFER_IMPLEMENTED ULL(1) 283 284 /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 285 #define ID_AA64DFR0_MTPMU_SHIFT U(48) 286 #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 287 #define MTPMU_IMPLEMENTED ULL(1) 288 #define MTPMU_NOT_IMPLEMENTED ULL(15) 289 290 /* ID_AA64DFR0_EL1.BRBE definitions */ 291 #define ID_AA64DFR0_BRBE_SHIFT U(52) 292 #define ID_AA64DFR0_BRBE_MASK ULL(0xf) 293 #define BRBE_IMPLEMENTED ULL(1) 294 295 /* ID_AA64DFR1_EL1 definitions */ 296 #define ID_AA64DFR1_EBEP_SHIFT U(48) 297 #define ID_AA64DFR1_EBEP_MASK ULL(0xf) 298 #define EBEP_IMPLEMENTED ULL(1) 299 300 /* ID_AA64ISAR0_EL1 definitions */ 301 #define ID_AA64ISAR0_RNDR_SHIFT U(60) 302 #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 303 304 /* ID_AA64ISAR1_EL1 definitions */ 305 #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 306 307 #define ID_AA64ISAR1_LS64_SHIFT U(60) 308 #define ID_AA64ISAR1_LS64_MASK ULL(0xf) 309 #define LS64_ACCDATA_IMPLEMENTED ULL(0x3) 310 #define LS64_V_IMPLEMENTED ULL(0x2) 311 #define LS64_IMPLEMENTED ULL(0x1) 312 #define LS64_NOT_IMPLEMENTED ULL(0x0) 313 314 #define ID_AA64ISAR1_SB_SHIFT U(36) 315 #define ID_AA64ISAR1_SB_MASK ULL(0xf) 316 #define SB_IMPLEMENTED ULL(0x1) 317 #define SB_NOT_IMPLEMENTED ULL(0x0) 318 319 #define ID_AA64ISAR1_GPI_SHIFT U(28) 320 #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 321 #define ID_AA64ISAR1_GPA_SHIFT U(24) 322 #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 323 324 #define ID_AA64ISAR1_API_SHIFT U(8) 325 #define ID_AA64ISAR1_API_MASK ULL(0xf) 326 #define ID_AA64ISAR1_APA_SHIFT U(4) 327 #define ID_AA64ISAR1_APA_MASK ULL(0xf) 328 329 /* ID_AA64ISAR2_EL1 definitions */ 330 #define ID_AA64ISAR2_EL1 S3_0_C0_C6_2 331 #define ID_AA64ISAR2_EL1_MOPS_SHIFT U(16) 332 #define ID_AA64ISAR2_EL1_MOPS_MASK ULL(0xf) 333 334 #define MOPS_IMPLEMENTED ULL(0x1) 335 336 #define ID_AA64ISAR2_GPA3_SHIFT U(8) 337 #define ID_AA64ISAR2_GPA3_MASK ULL(0xf) 338 339 #define ID_AA64ISAR2_APA3_SHIFT U(12) 340 #define ID_AA64ISAR2_APA3_MASK ULL(0xf) 341 342 #define ID_AA64ISAR2_SYSREG128_SHIFT U(32) 343 #define ID_AA64ISAR2_SYSREG128_MASK ULL(0xf) 344 345 /* ID_AA64ISAR3_EL1 definitions */ 346 #define ID_AA64ISAR3_EL1 S3_0_C0_C6_3 347 #define ID_AA64ISAR3_EL1_CPA_SHIFT U(0) 348 #define ID_AA64ISAR3_EL1_CPA_MASK ULL(0xf) 349 350 #define CPA2_IMPLEMENTED ULL(0x2) 351 352 /* ID_AA64MMFR0_EL1 definitions */ 353 #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 354 #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 355 356 #define PARANGE_0000 U(32) 357 #define PARANGE_0001 U(36) 358 #define PARANGE_0010 U(40) 359 #define PARANGE_0011 U(42) 360 #define PARANGE_0100 U(44) 361 #define PARANGE_0101 U(48) 362 #define PARANGE_0110 U(52) 363 #define PARANGE_0111 U(56) 364 365 #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 366 #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 367 #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 368 #define ECV_IMPLEMENTED ULL(0x1) 369 370 #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 371 #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 372 #define FGT2_IMPLEMENTED ULL(0x2) 373 #define FGT_IMPLEMENTED ULL(0x1) 374 #define FGT_NOT_IMPLEMENTED ULL(0x0) 375 376 #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 377 #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 378 379 #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 380 #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 381 382 #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 383 #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 384 #define TGRAN16_IMPLEMENTED ULL(0x1) 385 386 /* ID_AA64MMFR1_EL1 definitions */ 387 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 388 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 389 #define TWED_IMPLEMENTED ULL(0x1) 390 391 #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 392 #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 393 #define PAN_IMPLEMENTED ULL(0x1) 394 #define PAN2_IMPLEMENTED ULL(0x2) 395 #define PAN3_IMPLEMENTED ULL(0x3) 396 397 #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 398 #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 399 400 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 401 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 402 #define HCX_IMPLEMENTED ULL(0x1) 403 404 /* ID_AA64MMFR2_EL1 definitions */ 405 #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 406 407 #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 408 #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 409 410 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 411 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 412 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 413 414 #define ID_AA64MMFR2_EL1_UAO_SHIFT U(4) 415 #define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf) 416 417 #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 418 #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 419 420 #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 421 #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 422 #define NV2_IMPLEMENTED ULL(0x2) 423 424 /* ID_AA64MMFR3_EL1 definitions */ 425 #define ID_AA64MMFR3_EL1 S3_0_C0_C7_3 426 427 #define ID_AA64MMFR3_EL1_D128_SHIFT U(32) 428 #define ID_AA64MMFR3_EL1_D128_MASK ULL(0xf) 429 #define D128_IMPLEMENTED ULL(0x1) 430 431 #define ID_AA64MMFR3_EL1_MEC_SHIFT U(28) 432 #define ID_AA64MMFR3_EL1_MEC_MASK ULL(0xf) 433 434 #define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20) 435 #define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf) 436 437 #define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16) 438 #define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf) 439 440 #define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12) 441 #define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf) 442 443 #define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8) 444 #define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf) 445 446 #define ID_AA64MMFR3_EL1_SCTLR2_SHIFT U(4) 447 #define ID_AA64MMFR3_EL1_SCTLR2_MASK ULL(0xf) 448 #define SCTLR2_IMPLEMENTED ULL(1) 449 450 #define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0) 451 #define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf) 452 453 /* ID_AA64MMFR4_EL1 definitions */ 454 #define ID_AA64MMFR4_EL1 S3_0_C0_C7_4 455 456 #define ID_AA64MMFR4_EL1_FGWTE3_SHIFT U(16) 457 #define ID_AA64MMFR4_EL1_FGWTE3_MASK ULL(0xf) 458 #define FGWTE3_IMPLEMENTED ULL(0x1) 459 460 /* ID_AA64PFR1_EL1 definitions */ 461 462 #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 463 #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 464 #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 465 466 #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 467 #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 468 #define SSBS_NOT_IMPLEMENTED ULL(0) /* No architectural SSBS support */ 469 470 #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 471 #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 472 473 #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28) 474 #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf) 475 476 #define ID_AA64PFR1_EL1_NMI_SHIFT U(36) 477 #define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf) 478 #define NMI_IMPLEMENTED ULL(1) 479 480 #define ID_AA64PFR1_EL1_GCS_SHIFT U(44) 481 #define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf) 482 #define GCS_IMPLEMENTED ULL(1) 483 484 #define ID_AA64PFR1_EL1_THE_SHIFT U(48) 485 #define ID_AA64PFR1_EL1_THE_MASK ULL(0xf) 486 #define THE_IMPLEMENTED ULL(1) 487 488 #define RNG_TRAP_IMPLEMENTED ULL(0x1) 489 490 /* ID_AA64PFR2_EL1 definitions */ 491 #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 492 493 #define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0) 494 #define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf) 495 496 #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4) 497 #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf) 498 499 #define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8) 500 #define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf) 501 502 #define ID_AA64PFR2_EL1_FPMR_SHIFT U(32) 503 #define ID_AA64PFR2_EL1_FPMR_MASK ULL(0xf) 504 505 #define FPMR_IMPLEMENTED ULL(0x1) 506 507 #define VDISR_EL2 S3_4_C12_C1_1 508 #define VSESR_EL2 S3_4_C5_C2_3 509 510 /* Memory Tagging Extension is not implemented */ 511 #define MTE_UNIMPLEMENTED U(0) 512 /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 513 #define MTE_IMPLEMENTED_EL0 U(1) 514 /* FEAT_MTE2: Full MTE is implemented */ 515 #define MTE_IMPLEMENTED_ELX U(2) 516 /* 517 * FEAT_MTE3: MTE is implemented with support for 518 * asymmetric Tag Check Fault handling 519 */ 520 #define MTE_IMPLEMENTED_ASY U(3) 521 522 #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 523 #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 524 525 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 526 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 527 #define ID_AA64PFR1_EL1_SME_WIDTH U(4) 528 #define SME_IMPLEMENTED ULL(0x1) 529 #define SME2_IMPLEMENTED ULL(0x2) 530 #define SME_NOT_IMPLEMENTED ULL(0x0) 531 532 /* ID_AA64PFR2_EL1 definitions */ 533 #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 534 #define ID_AA64PFR2_EL1_GCIE_SHIFT 12 535 #define ID_AA64PFR2_EL1_GCIE_MASK ULL(0xf) 536 537 /* ID_PFR1_EL1 definitions */ 538 #define ID_PFR1_VIRTEXT_SHIFT U(12) 539 #define ID_PFR1_VIRTEXT_MASK U(0xf) 540 #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 541 & ID_PFR1_VIRTEXT_MASK) 542 543 /* SCTLR definitions */ 544 #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 545 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 546 (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 547 548 #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 549 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 550 551 #define SCTLR_AARCH32_EL1_RES1 \ 552 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 553 (U(1) << 4) | (U(1) << 3)) 554 555 #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 556 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 557 (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 558 559 #define SCTLR_M_BIT (ULL(1) << 0) 560 #define SCTLR_A_BIT (ULL(1) << 1) 561 #define SCTLR_C_BIT (ULL(1) << 2) 562 #define SCTLR_SA_BIT (ULL(1) << 3) 563 #define SCTLR_SA0_BIT (ULL(1) << 4) 564 #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 565 #define SCTLR_nAA_BIT (ULL(1) << 6) 566 #define SCTLR_ITD_BIT (ULL(1) << 7) 567 #define SCTLR_SED_BIT (ULL(1) << 8) 568 #define SCTLR_UMA_BIT (ULL(1) << 9) 569 #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 570 #define SCTLR_EOS_BIT (ULL(1) << 11) 571 #define SCTLR_I_BIT (ULL(1) << 12) 572 #define SCTLR_EnDB_BIT (ULL(1) << 13) 573 #define SCTLR_DZE_BIT (ULL(1) << 14) 574 #define SCTLR_UCT_BIT (ULL(1) << 15) 575 #define SCTLR_NTWI_BIT (ULL(1) << 16) 576 #define SCTLR_NTWE_BIT (ULL(1) << 18) 577 #define SCTLR_WXN_BIT (ULL(1) << 19) 578 #define SCTLR_TSCXT_BIT (ULL(1) << 20) 579 #define SCTLR_IESB_BIT (ULL(1) << 21) 580 #define SCTLR_EIS_BIT (ULL(1) << 22) 581 #define SCTLR_SPAN_BIT (ULL(1) << 23) 582 #define SCTLR_E0E_BIT (ULL(1) << 24) 583 #define SCTLR_EE_BIT (ULL(1) << 25) 584 #define SCTLR_UCI_BIT (ULL(1) << 26) 585 #define SCTLR_EnDA_BIT (ULL(1) << 27) 586 #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 587 #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 588 #define SCTLR_EnIB_BIT (ULL(1) << 30) 589 #define SCTLR_EnIA_BIT (ULL(1) << 31) 590 #define SCTLR_BT0_BIT (ULL(1) << 35) 591 #define SCTLR_BT1_BIT (ULL(1) << 36) 592 #define SCTLR_BT_BIT (ULL(1) << 36) 593 #define SCTLR_ITFSB_BIT (ULL(1) << 37) 594 #define SCTLR_TCF0_SHIFT U(38) 595 #define SCTLR_TCF0_MASK ULL(3) 596 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 597 #define SCTLR_SPINTMASK_BIT (ULL(1) << 62) 598 599 /* Tag Check Faults in EL0 have no effect on the PE */ 600 #define SCTLR_TCF0_NO_EFFECT U(0) 601 /* Tag Check Faults in EL0 cause a synchronous exception */ 602 #define SCTLR_TCF0_SYNC U(1) 603 /* Tag Check Faults in EL0 are asynchronously accumulated */ 604 #define SCTLR_TCF0_ASYNC U(2) 605 /* 606 * Tag Check Faults in EL0 cause a synchronous exception on reads, 607 * and are asynchronously accumulated on writes 608 */ 609 #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 610 611 #define SCTLR_TCF_SHIFT U(40) 612 #define SCTLR_TCF_MASK ULL(3) 613 614 /* Tag Check Faults in EL1 have no effect on the PE */ 615 #define SCTLR_TCF_NO_EFFECT U(0) 616 /* Tag Check Faults in EL1 cause a synchronous exception */ 617 #define SCTLR_TCF_SYNC U(1) 618 /* Tag Check Faults in EL1 are asynchronously accumulated */ 619 #define SCTLR_TCF_ASYNC U(2) 620 /* 621 * Tag Check Faults in EL1 cause a synchronous exception on reads, 622 * and are asynchronously accumulated on writes 623 */ 624 #define SCTLR_TCF_SYNCR_ASYNCW U(3) 625 626 #define SCTLR_ATA0_BIT (ULL(1) << 42) 627 #define SCTLR_ATA_BIT (ULL(1) << 43) 628 #define SCTLR_DSSBS_SHIFT U(44) 629 #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 630 #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 631 #define SCTLR_TWEDEL_SHIFT U(46) 632 #define SCTLR_TWEDEL_MASK ULL(0xf) 633 #define SCTLR_EnASR_BIT (ULL(1) << 54) 634 #define SCTLR_EnAS0_BIT (ULL(1) << 55) 635 #define SCTLR_EnALS_BIT (ULL(1) << 56) 636 #define SCTLR_EPAN_BIT (ULL(1) << 57) 637 #define SCTLR_RESET_VAL SCTLR_EL3_RES1 638 639 #define SCTLR2_EnPACM_BIT (ULL(1) << 7) 640 #define SCTLR2_CPTA_BIT (ULL(1) << 9) 641 #define SCTLR2_CPTM_BIT (ULL(1) << 11) 642 643 /* SCTLR2 currently has no RES1 fields so reset to 0 */ 644 #define SCTLR2_RESET_VAL ULL(0) 645 646 /* CPACR_EL1 definitions */ 647 #define CPACR_EL1_FPEN(x) ((x) << 20) 648 #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 649 #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 650 #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 651 #define CPACR_EL1_SMEN_SHIFT U(24) 652 #define CPACR_EL1_SMEN_MASK ULL(0x3) 653 654 /* SCR definitions */ 655 #if ENABLE_FEAT_GCIE 656 #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5) | SCR_FIQ_BIT) 657 #else 658 #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 659 #endif 660 #define SCR_NSE_SHIFT U(62) 661 #define SCR_FGTEN2_BIT (UL(1) << 59) 662 #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 663 #define SCR_EnFPM_BIT (ULL(1) << 50) 664 #define SCR_MECEn_BIT (UL(1) << 49) 665 #define SCR_GPF_BIT (UL(1) << 48) 666 #define SCR_D128En_BIT (UL(1) << 47) 667 #define SCR_TWEDEL_SHIFT U(30) 668 #define SCR_TWEDEL_MASK ULL(0xf) 669 #define SCR_PIEN_BIT (UL(1) << 45) 670 #define SCR_SCTLR2En_BIT (UL(1) << 44) 671 #define SCR_TCR2EN_BIT (UL(1) << 43) 672 #define SCR_RCWMASKEn_BIT (UL(1) << 42) 673 #define SCR_ENTP2_SHIFT U(41) 674 #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 675 #define SCR_TRNDR_BIT (UL(1) << 40) 676 #define SCR_GCSEn_BIT (UL(1) << 39) 677 #define SCR_HXEn_BIT (UL(1) << 38) 678 #define SCR_ADEn_BIT (UL(1) << 37) 679 #define SCR_EnAS0_BIT (UL(1) << 36) 680 #define SCR_AMVOFFEN_SHIFT U(35) 681 #define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT) 682 #define SCR_TWEDEn_BIT (UL(1) << 29) 683 #define SCR_ECVEN_BIT (UL(1) << 28) 684 #define SCR_FGTEN_BIT (UL(1) << 27) 685 #define SCR_ATA_BIT (UL(1) << 26) 686 #define SCR_EnSCXT_BIT (UL(1) << 25) 687 #define SCR_FIEN_BIT (UL(1) << 21) 688 #define SCR_EEL2_BIT (UL(1) << 18) 689 #define SCR_API_BIT (UL(1) << 17) 690 #define SCR_APK_BIT (UL(1) << 16) 691 #define SCR_TERR_BIT (UL(1) << 15) 692 #define SCR_TWE_BIT (UL(1) << 13) 693 #define SCR_TWI_BIT (UL(1) << 12) 694 #define SCR_ST_BIT (UL(1) << 11) 695 #define SCR_RW_BIT (UL(1) << 10) 696 #define SCR_SIF_BIT (UL(1) << 9) 697 #define SCR_HCE_BIT (UL(1) << 8) 698 #define SCR_SMD_BIT (UL(1) << 7) 699 #define SCR_EA_BIT (UL(1) << 3) 700 #define SCR_FIQ_BIT (UL(1) << 2) 701 #define SCR_IRQ_BIT (UL(1) << 1) 702 #define SCR_NS_BIT (UL(1) << 0) 703 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 704 #define SCR_RESET_VAL SCR_RES1_BITS 705 706 /* MDCR_EL3 definitions */ 707 #define MDCR_EBWE_BIT (ULL(1) << 43) 708 #define MDCR_EnPMS3_BIT (ULL(1) << 42) 709 #define MDCR_E3BREC_BIT (ULL(1) << 38) 710 #define MDCR_E3BREW_BIT (ULL(1) << 37) 711 #define MDCR_EnPMSN_BIT (ULL(1) << 36) 712 #define MDCR_MPMX_BIT (ULL(1) << 35) 713 #define MDCR_MCCD_BIT (ULL(1) << 34) 714 #define MDCR_SBRBE_SHIFT U(32) 715 #define MDCR_SBRBE(x) ((x) << MDCR_SBRBE_SHIFT) 716 #define MDCR_SBRBE_ALL ULL(0x3) 717 #define MDCR_SBRBE_NS ULL(0x1) 718 #define MDCR_NSTB_EN_BIT (ULL(1) << 24) 719 #define MDCR_NSTB_SS_BIT (ULL(1) << 25) 720 #define MDCR_NSTBE_BIT (ULL(1) << 26) 721 #define MDCR_MTPME_BIT (ULL(1) << 28) 722 #define MDCR_TDCC_BIT (ULL(1) << 27) 723 #define MDCR_SCCD_BIT (ULL(1) << 23) 724 #define MDCR_EPMAD_BIT (ULL(1) << 21) 725 #define MDCR_EDAD_BIT (ULL(1) << 20) 726 #define MDCR_TTRF_BIT (ULL(1) << 19) 727 #define MDCR_STE_BIT (ULL(1) << 18) 728 #define MDCR_SPME_BIT (ULL(1) << 17) 729 #define MDCR_SDD_BIT (ULL(1) << 16) 730 #define MDCR_SPD32(x) ((x) << 14) 731 #define MDCR_SPD32_LEGACY ULL(0x0) 732 #define MDCR_SPD32_DISABLE ULL(0x2) 733 #define MDCR_SPD32_ENABLE ULL(0x3) 734 #define MDCR_NSPB_SS_BIT (ULL(1) << 13) 735 #define MDCR_NSPB_EN_BIT (ULL(1) << 12) 736 #define MDCR_NSPBE_BIT (ULL(1) << 11) 737 #define MDCR_TDOSA_BIT (ULL(1) << 10) 738 #define MDCR_TDA_BIT (ULL(1) << 9) 739 #define MDCR_EnPM2_BIT (ULL(1) << 7) 740 #define MDCR_TPM_BIT (ULL(1) << 6) 741 #define MDCR_RLTE_BIT (ULL(1) << 0) 742 #define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT 743 744 /* MDCR_EL2 definitions */ 745 #define MDCR_EL2_MTPME (ULL(1) << 28) 746 #define MDCR_EL2_HLP_BIT (ULL(1) << 26) 747 #define MDCR_EL2_E2TB(x) ULL((x) << 24) 748 #define MDCR_EL2_E2TB_EL1 ULL(0x3) 749 #define MDCR_EL2_HCCD_BIT (ULL(1) << 23) 750 #define MDCR_EL2_TTRF (ULL(1) << 19) 751 #define MDCR_EL2_HPMD_BIT (ULL(1) << 17) 752 #define MDCR_EL2_TPMS (ULL(1) << 14) 753 #define MDCR_EL2_E2PB(x) ULL((x) << 12) 754 #define MDCR_EL2_E2PB_EL1 ULL(0x3) 755 #define MDCR_EL2_TDRA_BIT (ULL(1) << 11) 756 #define MDCR_EL2_TDOSA_BIT (ULL(1) << 10) 757 #define MDCR_EL2_TDA_BIT (ULL(1) << 9) 758 #define MDCR_EL2_TDE_BIT (ULL(1) << 8) 759 #define MDCR_EL2_HPME_BIT (ULL(1) << 7) 760 #define MDCR_EL2_TPM_BIT (ULL(1) << 6) 761 #define MDCR_EL2_TPMCR_BIT (ULL(1) << 5) 762 #define MDCR_EL2_HPMN_MASK ULL(0x1f) 763 #define MDCR_EL2_RESET_VAL ULL(0x0) 764 765 /* HSTR_EL2 definitions */ 766 #define HSTR_EL2_RESET_VAL U(0x0) 767 #define HSTR_EL2_T_MASK U(0xff) 768 769 /* CNTHP_CTL_EL2 definitions */ 770 #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 771 #define CNTHP_CTL_RESET_VAL U(0x0) 772 773 /* VTTBR_EL2 definitions */ 774 #define VTTBR_RESET_VAL ULL(0x0) 775 #define VTTBR_VMID_MASK ULL(0xff) 776 #define VTTBR_VMID_SHIFT U(48) 777 #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 778 #define VTTBR_BADDR_SHIFT U(0) 779 780 /* HCR definitions */ 781 #define HCR_RESET_VAL ULL(0x0) 782 #define HCR_AMVOFFEN_SHIFT U(51) 783 #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 784 #define HCR_TEA_BIT (ULL(1) << 47) 785 #define HCR_API_BIT (ULL(1) << 41) 786 #define HCR_APK_BIT (ULL(1) << 40) 787 #define HCR_E2H_BIT (ULL(1) << 34) 788 #define HCR_HCD_BIT (ULL(1) << 29) 789 #define HCR_TGE_BIT (ULL(1) << 27) 790 #define HCR_RW_SHIFT U(31) 791 #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 792 #define HCR_TWE_BIT (ULL(1) << 14) 793 #define HCR_TWI_BIT (ULL(1) << 13) 794 #define HCR_AMO_BIT (ULL(1) << 5) 795 #define HCR_IMO_BIT (ULL(1) << 4) 796 #define HCR_FMO_BIT (ULL(1) << 3) 797 798 /* ISR definitions */ 799 #define ISR_A_SHIFT U(8) 800 #define ISR_I_SHIFT U(7) 801 #define ISR_F_SHIFT U(6) 802 803 /* CNTHCTL_EL2 definitions */ 804 #define CNTHCTL_RESET_VAL U(0x0) 805 #define EVNTEN_BIT (U(1) << 2) 806 #define EL1PCEN_BIT (U(1) << 1) 807 #define EL1PCTEN_BIT (U(1) << 0) 808 809 /* CNTKCTL_EL1 definitions */ 810 #define EL0PTEN_BIT (U(1) << 9) 811 #define EL0VTEN_BIT (U(1) << 8) 812 #define EL0PCTEN_BIT (U(1) << 0) 813 #define EL0VCTEN_BIT (U(1) << 1) 814 #define EVNTEN_BIT (U(1) << 2) 815 #define EVNTDIR_BIT (U(1) << 3) 816 #define EVNTI_SHIFT U(4) 817 #define EVNTI_MASK U(0xf) 818 819 /* CPTR_EL3 definitions */ 820 #define TCPAC_BIT (U(1) << 31) 821 #define TAM_SHIFT U(30) 822 #define TAM_BIT (U(1) << TAM_SHIFT) 823 #define TTA_BIT (U(1) << 20) 824 #define ESM_BIT (U(1) << 12) 825 #define TFP_BIT (U(1) << 10) 826 #define CPTR_EZ_BIT (U(1) << 8) 827 #define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \ 828 ~(CPTR_EZ_BIT | ESM_BIT)) 829 830 /* CPTR_EL2 definitions */ 831 #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 832 #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 833 #define CPTR_EL2_TAM_SHIFT U(30) 834 #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 835 #define CPTR_EL2_SMEN_MASK ULL(0x3) 836 #define CPTR_EL2_SMEN_SHIFT U(24) 837 #define CPTR_EL2_TTA_BIT (U(1) << 20) 838 #define CPTR_EL2_ZEN_MASK ULL(0x3) 839 #define CPTR_EL2_ZEN_SHIFT U(16) 840 #define CPTR_EL2_TSM_BIT (U(1) << 12) 841 #define CPTR_EL2_TFP_BIT (ULL(1) << 10) 842 #define CPTR_EL2_TZ_BIT (ULL(1) << 8) 843 #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 844 845 /* VTCR_EL2 definitions */ 846 #define VTCR_RESET_VAL U(0x0) 847 #define VTCR_EL2_MSA (U(1) << 31) 848 849 /* CPSR/SPSR definitions */ 850 #define DAIF_FIQ_BIT (U(1) << 0) 851 #define DAIF_IRQ_BIT (U(1) << 1) 852 #define DAIF_ABT_BIT (U(1) << 2) 853 #define DAIF_DBG_BIT (U(1) << 3) 854 #define SPSR_V_BIT (U(1) << 28) 855 #define SPSR_C_BIT (U(1) << 29) 856 #define SPSR_Z_BIT (U(1) << 30) 857 #define SPSR_N_BIT (U(1) << 31) 858 #define SPSR_DAIF_SHIFT U(6) 859 #define SPSR_DAIF_MASK U(0xf) 860 861 #define SPSR_AIF_SHIFT U(6) 862 #define SPSR_AIF_MASK U(0x7) 863 864 #define SPSR_E_SHIFT U(9) 865 #define SPSR_E_MASK U(0x1) 866 #define SPSR_E_LITTLE U(0x0) 867 #define SPSR_E_BIG U(0x1) 868 869 #define SPSR_T_SHIFT U(5) 870 #define SPSR_T_MASK U(0x1) 871 #define SPSR_T_ARM U(0x0) 872 #define SPSR_T_THUMB U(0x1) 873 874 #define SPSR_M_SHIFT U(4) 875 #define SPSR_M_MASK U(0x1) 876 #define SPSR_M_AARCH64 U(0x0) 877 #define SPSR_M_AARCH32 U(0x1) 878 #define SPSR_M_EL1H U(0x5) 879 #define SPSR_M_EL2H U(0x9) 880 881 #define SPSR_EL_SHIFT U(2) 882 #define SPSR_EL_WIDTH U(2) 883 884 #define SPSR_BTYPE_SHIFT_AARCH64 U(10) 885 #define SPSR_BTYPE_MASK_AARCH64 U(0x3) 886 #define SPSR_SSBS_SHIFT_AARCH64 U(12) 887 #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 888 #define SPSR_SSBS_SHIFT_AARCH32 U(23) 889 #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 890 #define SPSR_ALLINT_BIT_AARCH64 BIT_64(13) 891 #define SPSR_IL_BIT BIT_64(20) 892 #define SPSR_SS_BIT BIT_64(21) 893 #define SPSR_PAN_BIT BIT_64(22) 894 #define SPSR_UAO_BIT_AARCH64 BIT_64(23) 895 #define SPSR_DIT_BIT BIT(24) 896 #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 897 #define SPSR_PM_BIT_AARCH64 BIT_64(32) 898 #define SPSR_PPEND_BIT BIT(33) 899 #define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34) 900 #define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT) 901 #define SPSR_PACM_BIT_AARCH64 BIT_64(35) 902 903 /* 904 * SPSR_EL2 905 * M=0x9 (0b1001 EL2h) 906 * M[4]=0 907 * DAIF=0xF Exceptions masked on entry. 908 * BTYPE=0 BTI not yet supported. 909 * SSBS=0 Not yet supported. 910 * IL=0 Not an illegal exception return. 911 * SS=0 Not single stepping. 912 * PAN=1 RMM shouldn't access Unprivileged memory when running in VHE mode. 913 * UAO=0 914 * DIT=0 915 * TCO=0 916 * NZCV=0 917 */ 918 #define SPSR_EL2_REALM (SPSR_M_EL2H | (0xF << SPSR_DAIF_SHIFT) | \ 919 SPSR_PAN_BIT) 920 921 #define DISABLE_ALL_EXCEPTIONS \ 922 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 923 #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 924 925 /* 926 * RMR_EL3 definitions 927 */ 928 #define RMR_EL3_RR_BIT (U(1) << 1) 929 #define RMR_EL3_AA64_BIT (U(1) << 0) 930 931 /* 932 * HI-VECTOR address for AArch32 state 933 */ 934 #define HI_VECTOR_BASE U(0xFFFF0000) 935 936 /* 937 * TCR definitions 938 */ 939 #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 940 #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 941 #define TCR_EL1_IPS_SHIFT U(32) 942 #define TCR_EL2_PS_SHIFT U(16) 943 #define TCR_EL3_PS_SHIFT U(16) 944 945 #define TCR_TxSZ_MIN ULL(16) 946 #define TCR_TxSZ_MAX ULL(39) 947 #define TCR_TxSZ_MAX_TTST ULL(48) 948 949 #define TCR_T0SZ_SHIFT U(0) 950 #define TCR_T1SZ_SHIFT U(16) 951 952 /* (internal) physical address size bits in EL3/EL1 */ 953 #define TCR_PS_BITS_4GB ULL(0x0) 954 #define TCR_PS_BITS_64GB ULL(0x1) 955 #define TCR_PS_BITS_1TB ULL(0x2) 956 #define TCR_PS_BITS_4TB ULL(0x3) 957 #define TCR_PS_BITS_16TB ULL(0x4) 958 #define TCR_PS_BITS_256TB ULL(0x5) 959 960 #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 961 #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 962 #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 963 #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 964 #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 965 #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 966 967 #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 968 #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 969 #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 970 #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 971 972 #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 973 #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 974 #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 975 #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 976 977 #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 978 #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 979 #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 980 981 #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 982 #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 983 #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 984 #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 985 986 #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 987 #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 988 #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 989 #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 990 991 #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 992 #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 993 #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 994 995 #define TCR_TG0_SHIFT U(14) 996 #define TCR_TG0_MASK ULL(3) 997 #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 998 #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 999 #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 1000 1001 #define TCR_TG1_SHIFT U(30) 1002 #define TCR_TG1_MASK ULL(3) 1003 #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 1004 #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 1005 #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 1006 1007 #define TCR_EPD0_BIT (ULL(1) << 7) 1008 #define TCR_EPD1_BIT (ULL(1) << 23) 1009 1010 #define MODE_SP_SHIFT U(0x0) 1011 #define MODE_SP_MASK U(0x1) 1012 #define MODE_SP_EL0 U(0x0) 1013 #define MODE_SP_ELX U(0x1) 1014 1015 #define MODE_RW_SHIFT U(0x4) 1016 #define MODE_RW_MASK U(0x1) 1017 #define MODE_RW_64 U(0x0) 1018 #define MODE_RW_32 U(0x1) 1019 1020 #define MODE_EL_SHIFT U(0x2) 1021 #define MODE_EL_MASK U(0x3) 1022 #define MODE_EL_WIDTH U(0x2) 1023 #define MODE_EL3 U(0x3) 1024 #define MODE_EL2 U(0x2) 1025 #define MODE_EL1 U(0x1) 1026 #define MODE_EL0 U(0x0) 1027 1028 #define MODE32_SHIFT U(0) 1029 #define MODE32_MASK U(0xf) 1030 #define MODE32_usr U(0x0) 1031 #define MODE32_fiq U(0x1) 1032 #define MODE32_irq U(0x2) 1033 #define MODE32_svc U(0x3) 1034 #define MODE32_mon U(0x6) 1035 #define MODE32_abt U(0x7) 1036 #define MODE32_hyp U(0xa) 1037 #define MODE32_und U(0xb) 1038 #define MODE32_sys U(0xf) 1039 1040 #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 1041 #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 1042 #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 1043 #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 1044 1045 #define SPSR_64(el, sp, daif) \ 1046 (((MODE_RW_64 << MODE_RW_SHIFT) | \ 1047 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 1048 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 1049 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 1050 (~(SPSR_SSBS_BIT_AARCH64))) 1051 1052 #define SPSR_MODE32(mode, isa, endian, aif) \ 1053 (((MODE_RW_32 << MODE_RW_SHIFT) | \ 1054 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 1055 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 1056 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 1057 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 1058 (~(SPSR_SSBS_BIT_AARCH32))) 1059 1060 /* 1061 * TTBR Definitions 1062 */ 1063 #define TTBR_CNP_BIT ULL(0x1) 1064 1065 /* 1066 * CTR_EL0 definitions 1067 */ 1068 #define CTR_CWG_SHIFT U(24) 1069 #define CTR_CWG_MASK U(0xf) 1070 #define CTR_ERG_SHIFT U(20) 1071 #define CTR_ERG_MASK U(0xf) 1072 #define CTR_DMINLINE_SHIFT U(16) 1073 #define CTR_DMINLINE_MASK U(0xf) 1074 #define CTR_L1IP_SHIFT U(14) 1075 #define CTR_L1IP_MASK U(0x3) 1076 #define CTR_IMINLINE_SHIFT U(0) 1077 #define CTR_IMINLINE_MASK U(0xf) 1078 1079 #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 1080 1081 /* Physical timer control register bit fields shifts and masks */ 1082 #define CNTP_CTL_ENABLE_SHIFT U(0) 1083 #define CNTP_CTL_IMASK_SHIFT U(1) 1084 #define CNTP_CTL_ISTATUS_SHIFT U(2) 1085 1086 #define CNTP_CTL_ENABLE_MASK U(1) 1087 #define CNTP_CTL_IMASK_MASK U(1) 1088 #define CNTP_CTL_ISTATUS_MASK U(1) 1089 1090 /* Physical timer control macros */ 1091 #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 1092 #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 1093 1094 /* Exception Syndrome register bits and bobs */ 1095 #define ESR_EC_SHIFT U(26) 1096 #define ESR_EC_MASK U(0x3f) 1097 #define ESR_EC_LENGTH U(6) 1098 #define ESR_ISS_SHIFT U(0) 1099 #define ESR_ISS_LENGTH U(25) 1100 #define ESR_IL_BIT (U(1) << 25) 1101 #define EC_UNKNOWN U(0x0) 1102 #define EC_WFE_WFI U(0x1) 1103 #define EC_AARCH32_CP15_MRC_MCR U(0x3) 1104 #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 1105 #define EC_AARCH32_CP14_MRC_MCR U(0x5) 1106 #define EC_AARCH32_CP14_LDC_STC U(0x6) 1107 #define EC_FP_SIMD U(0x7) 1108 #define EC_AARCH32_CP10_MRC U(0x8) 1109 #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 1110 #define EC_ILLEGAL U(0xe) 1111 #define EC_AARCH32_SVC U(0x11) 1112 #define EC_AARCH32_HVC U(0x12) 1113 #define EC_AARCH32_SMC U(0x13) 1114 #define EC_AARCH64_SVC U(0x15) 1115 #define EC_AARCH64_HVC U(0x16) 1116 #define EC_AARCH64_SMC U(0x17) 1117 #define EC_AARCH64_SYS U(0x18) 1118 #define EC_IMP_DEF_EL3 U(0x1f) 1119 #define EC_IABORT_LOWER_EL U(0x20) 1120 #define EC_IABORT_CUR_EL U(0x21) 1121 #define EC_PC_ALIGN U(0x22) 1122 #define EC_DABORT_LOWER_EL U(0x24) 1123 #define EC_DABORT_CUR_EL U(0x25) 1124 #define EC_SP_ALIGN U(0x26) 1125 #define EC_AARCH32_FP U(0x28) 1126 #define EC_AARCH64_FP U(0x2c) 1127 #define EC_SERROR U(0x2f) 1128 #define EC_BRK U(0x3c) 1129 1130 /* 1131 * External Abort bit in Instruction and Data Aborts synchronous exception 1132 * syndromes. 1133 */ 1134 #define ESR_ISS_EABORT_EA_BIT U(9) 1135 1136 #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 1137 1138 /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 1139 #define RMR_RESET_REQUEST_SHIFT U(0x1) 1140 #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 1141 1142 /******************************************************************************* 1143 * Definitions of register offsets, fields and macros for CPU system 1144 * instructions. 1145 ******************************************************************************/ 1146 1147 #define TLBI_ADDR_SHIFT U(12) 1148 #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 1149 #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 1150 1151 /******************************************************************************* 1152 * Definitions of register offsets and fields in the CNTCTLBase Frame of the 1153 * system level implementation of the Generic Timer. 1154 ******************************************************************************/ 1155 #define CNTCTLBASE_CNTFRQ U(0x0) 1156 #define CNTNSAR U(0x4) 1157 #define CNTNSAR_NS_SHIFT(x) (x) 1158 1159 #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 1160 #define CNTACR_RPCT_SHIFT U(0x0) 1161 #define CNTACR_RVCT_SHIFT U(0x1) 1162 #define CNTACR_RFRQ_SHIFT U(0x2) 1163 #define CNTACR_RVOFF_SHIFT U(0x3) 1164 #define CNTACR_RWVT_SHIFT U(0x4) 1165 #define CNTACR_RWPT_SHIFT U(0x5) 1166 1167 /******************************************************************************* 1168 * Definitions of register offsets and fields in the CNTBaseN Frame of the 1169 * system level implementation of the Generic Timer. 1170 ******************************************************************************/ 1171 /* Physical Count register. */ 1172 #define CNTPCT_LO U(0x0) 1173 /* Counter Frequency register. */ 1174 #define CNTBASEN_CNTFRQ U(0x10) 1175 /* Physical Timer CompareValue register. */ 1176 #define CNTP_CVAL_LO U(0x20) 1177 /* Physical Timer Control register. */ 1178 #define CNTP_CTL U(0x2c) 1179 1180 /* PMCR_EL0 definitions */ 1181 #define PMCR_EL0_RESET_VAL U(0x0) 1182 #define PMCR_EL0_N_SHIFT U(11) 1183 #define PMCR_EL0_N_MASK U(0x1f) 1184 #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 1185 #define PMCR_EL0_LP_BIT (U(1) << 7) 1186 #define PMCR_EL0_LC_BIT (U(1) << 6) 1187 #define PMCR_EL0_DP_BIT (U(1) << 5) 1188 #define PMCR_EL0_X_BIT (U(1) << 4) 1189 #define PMCR_EL0_D_BIT (U(1) << 3) 1190 #define PMCR_EL0_C_BIT (U(1) << 2) 1191 #define PMCR_EL0_P_BIT (U(1) << 1) 1192 #define PMCR_EL0_E_BIT (U(1) << 0) 1193 1194 /******************************************************************************* 1195 * Definitions for system register interface to SVE 1196 ******************************************************************************/ 1197 #define ZCR_EL3 S3_6_C1_C2_0 1198 #define ZCR_EL2 S3_4_C1_C2_0 1199 1200 /* ZCR_EL3 definitions */ 1201 #define ZCR_EL3_LEN_MASK U(0xf) 1202 1203 /* ZCR_EL2 definitions */ 1204 #define ZCR_EL2_LEN_MASK U(0xf) 1205 1206 /******************************************************************************* 1207 * Definitions for system register interface to SME as needed in EL3 1208 ******************************************************************************/ 1209 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 1210 #define SMCR_EL3 S3_6_C1_C2_6 1211 #define SVCR S3_3_C4_C2_2 1212 1213 /* ID_AA64SMFR0_EL1 definitions */ 1214 #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63) 1215 #define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1) 1216 #define SME_FA64_IMPLEMENTED U(0x1) 1217 #define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55) 1218 #define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf) 1219 #define SME_INST_IMPLEMENTED ULL(0x0) 1220 #define SME2_INST_IMPLEMENTED ULL(0x1) 1221 1222 /* SMCR_ELx definitions */ 1223 #define SMCR_ELX_LEN_SHIFT U(0) 1224 #define SMCR_ELX_LEN_MAX U(0x1ff) 1225 #define SMCR_ELX_FA64_BIT (U(1) << 31) 1226 #define SMCR_ELX_EZT0_BIT (U(1) << 30) 1227 1228 /******************************************************************************* 1229 * Definitions of MAIR encodings for device and normal memory 1230 ******************************************************************************/ 1231 /* 1232 * MAIR encodings for device memory attributes. 1233 */ 1234 #define MAIR_DEV_nGnRnE ULL(0x0) 1235 #define MAIR_DEV_nGnRE ULL(0x4) 1236 #define MAIR_DEV_nGRE ULL(0x8) 1237 #define MAIR_DEV_GRE ULL(0xc) 1238 1239 /* 1240 * MAIR encodings for normal memory attributes. 1241 * 1242 * Cache Policy 1243 * WT: Write Through 1244 * WB: Write Back 1245 * NC: Non-Cacheable 1246 * 1247 * Transient Hint 1248 * NTR: Non-Transient 1249 * TR: Transient 1250 * 1251 * Allocation Policy 1252 * RA: Read Allocate 1253 * WA: Write Allocate 1254 * RWA: Read and Write Allocate 1255 * NA: No Allocation 1256 */ 1257 #define MAIR_NORM_WT_TR_WA ULL(0x1) 1258 #define MAIR_NORM_WT_TR_RA ULL(0x2) 1259 #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1260 #define MAIR_NORM_NC ULL(0x4) 1261 #define MAIR_NORM_WB_TR_WA ULL(0x5) 1262 #define MAIR_NORM_WB_TR_RA ULL(0x6) 1263 #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1264 #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1265 #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1266 #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1267 #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1268 #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1269 #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1270 #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1271 #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1272 1273 #define MAIR_NORM_OUTER_SHIFT U(4) 1274 1275 #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1276 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1277 1278 /* PAR_EL1 fields */ 1279 #define PAR_F_SHIFT U(0) 1280 #define PAR_F_MASK ULL(0x1) 1281 1282 #define PAR_D128_ADDR_MASK GENMASK(55, 12) /* 44-bits-wide page address */ 1283 #define PAR_ADDR_MASK GENMASK(51, 12) /* 40-bits-wide page address */ 1284 1285 /******************************************************************************* 1286 * Definitions for system register interface to SPE 1287 ******************************************************************************/ 1288 #define PMBLIMITR_EL1 S3_0_C9_C10_0 1289 1290 /******************************************************************************* 1291 * Definitions for system register interface, shifts and masks for MPAM 1292 ******************************************************************************/ 1293 #define MPAMIDR_EL1 S3_0_C10_C4_4 1294 #define MPAM2_EL2 S3_4_C10_C5_0 1295 #define MPAMHCR_EL2 S3_4_C10_C4_0 1296 #define MPAM3_EL3 S3_6_C10_C5_0 1297 1298 #define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18) 1299 #define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7) 1300 /******************************************************************************* 1301 * Definitions for system register interface to AMU for FEAT_AMUv1 1302 ******************************************************************************/ 1303 #define AMCR_EL0 S3_3_C13_C2_0 1304 #define AMCFGR_EL0 S3_3_C13_C2_1 1305 #define AMCGCR_EL0 S3_3_C13_C2_2 1306 #define AMUSERENR_EL0 S3_3_C13_C2_3 1307 #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1308 #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1309 #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1310 #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1311 1312 /* Activity Monitor Group 0 Event Counter Registers */ 1313 #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1314 #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1315 #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1316 #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1317 1318 /* Activity Monitor Group 0 Event Type Registers */ 1319 #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1320 #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1321 #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1322 #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1323 1324 /* Activity Monitor Group 1 Event Counter Registers */ 1325 #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1326 #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1327 #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1328 #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1329 #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1330 #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1331 #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1332 #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1333 #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1334 #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1335 #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1336 #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1337 #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1338 #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1339 #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1340 #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1341 1342 /* Activity Monitor Group 1 Event Type Registers */ 1343 #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1344 #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1345 #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1346 #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1347 #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1348 #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1349 #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1350 #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1351 #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1352 #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1353 #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1354 #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1355 #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1356 #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1357 #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1358 #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1359 1360 /* AMCNTENSET0_EL0 definitions */ 1361 #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 1362 #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 1363 1364 /* AMCNTENSET1_EL0 definitions */ 1365 #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 1366 #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 1367 1368 /* AMCNTENCLR0_EL0 definitions */ 1369 #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 1370 #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 1371 1372 /* AMCNTENCLR1_EL0 definitions */ 1373 #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 1374 #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 1375 1376 /* AMCFGR_EL0 definitions */ 1377 #define AMCFGR_EL0_NCG_SHIFT U(28) 1378 #define AMCFGR_EL0_NCG_MASK U(0xf) 1379 #define AMCFGR_EL0_N_SHIFT U(0) 1380 #define AMCFGR_EL0_N_MASK U(0xff) 1381 1382 /* AMCGCR_EL0 definitions */ 1383 #define AMCGCR_EL0_CG0NC_SHIFT U(0) 1384 #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1385 #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1386 #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1387 1388 /* MPAM register definitions */ 1389 #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1390 #define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62) 1391 #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1392 #define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT 1393 1394 #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1395 #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1396 1397 #define MPAMIDR_HAS_BW_CTRL_BIT (ULL(1) << 56) 1398 #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1399 1400 /* MPAM_PE_BW_CTRL register definitions */ 1401 #define MPAMBW2_EL2 S3_4_C10_C5_4 1402 #define MPAMBW2_EL2_HW_SCALE_ENABLE_BIT (ULL(1) << 63) 1403 #define MPAMBW2_EL2_ENABLED_BIT (ULL(1) << 62) 1404 #define MPAMBW2_EL2_HARDLIM_BIT (ULL(1) << 61) 1405 #define MPAMBW2_EL2_NTRAP_MPAMBWIDR_EL1_BIT (ULL(1) << 52) 1406 #define MPAMBW2_EL2_NTRAP_MPAMBW0_EL1_BIT (ULL(1) << 51) 1407 #define MPAMBW2_EL2_NTRAP_MPAMBW1_EL1_BIT (ULL(1) << 50) 1408 #define MPAMBW2_EL2_NTRAP_MPAMBWSM_EL1_BIT (ULL(1) << 49) 1409 1410 #define MPAMBW3_EL3 S3_6_C10_C5_4 1411 #define MPAMBW3_EL3_HW_SCALE_ENABLE_BIT (ULL(1) << 63) 1412 #define MPAMBW3_EL3_ENABLED_BIT (ULL(1) << 62) 1413 #define MPAMBW3_EL3_HARDLIM_BIT (ULL(1) << 61) 1414 #define MPAMBW3_EL3_NTRAPLOWER_BIT (ULL(1) << 49) 1415 1416 /******************************************************************************* 1417 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1418 ******************************************************************************/ 1419 1420 /* Definition for register defining which virtual offsets are implemented. */ 1421 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1422 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1423 #define AMCG1IDR_CTR_SHIFT U(0) 1424 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1425 #define AMCG1IDR_VOFF_SHIFT U(16) 1426 1427 /* New bit added to AMCR_EL0 */ 1428 #define AMCR_CG1RZ_SHIFT U(17) 1429 #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1430 1431 /* 1432 * Definitions for virtual offset registers for architected activity monitor 1433 * event counters. 1434 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1435 */ 1436 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1437 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1438 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1439 1440 /* 1441 * Definitions for virtual offset registers for auxiliary activity monitor event 1442 * counters. 1443 */ 1444 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1445 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1446 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1447 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1448 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1449 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1450 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1451 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1452 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1453 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1454 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1455 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1456 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1457 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1458 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1459 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1460 1461 /******************************************************************************* 1462 * Realm management extension register definitions 1463 ******************************************************************************/ 1464 #define GPCCR_EL3 S3_6_C2_C1_6 1465 #define GPTBR_EL3 S3_6_C2_C1_4 1466 1467 #define SCXTNUM_EL2 S3_4_C13_C0_7 1468 #define SCXTNUM_EL1 S3_0_C13_C0_7 1469 #define SCXTNUM_EL0 S3_3_C13_C0_7 1470 1471 /******************************************************************************* 1472 * RAS system registers 1473 ******************************************************************************/ 1474 #define DISR_EL1 S3_0_C12_C1_1 1475 #define DISR_A_BIT U(31) 1476 1477 #define ERRIDR_EL1 S3_0_C5_C3_0 1478 #define ERRIDR_MASK U(0xffff) 1479 1480 #define ERRSELR_EL1 S3_0_C5_C3_1 1481 1482 /* System register access to Standard Error Record registers */ 1483 #define ERXFR_EL1 S3_0_C5_C4_0 1484 #define ERXCTLR_EL1 S3_0_C5_C4_1 1485 #define ERXSTATUS_EL1 S3_0_C5_C4_2 1486 #define ERXADDR_EL1 S3_0_C5_C4_3 1487 #define ERXPFGF_EL1 S3_0_C5_C4_4 1488 #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1489 #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1490 #define ERXMISC0_EL1 S3_0_C5_C5_0 1491 #define ERXMISC1_EL1 S3_0_C5_C5_1 1492 1493 #define ERXCTLR_ED_SHIFT U(0) 1494 #define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT) 1495 #define ERXCTLR_UE_BIT (U(1) << 4) 1496 1497 #define ERXPFGCTL_UC_BIT (U(1) << 1) 1498 #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1499 #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1500 1501 /******************************************************************************* 1502 * Armv8.3 Pointer Authentication Registers 1503 ******************************************************************************/ 1504 #define APIAKeyLo_EL1 S3_0_C2_C1_0 1505 #define APIAKeyHi_EL1 S3_0_C2_C1_1 1506 #define APIBKeyLo_EL1 S3_0_C2_C1_2 1507 #define APIBKeyHi_EL1 S3_0_C2_C1_3 1508 #define APDAKeyLo_EL1 S3_0_C2_C2_0 1509 #define APDAKeyHi_EL1 S3_0_C2_C2_1 1510 #define APDBKeyLo_EL1 S3_0_C2_C2_2 1511 #define APDBKeyHi_EL1 S3_0_C2_C2_3 1512 #define APGAKeyLo_EL1 S3_0_C2_C3_0 1513 #define APGAKeyHi_EL1 S3_0_C2_C3_1 1514 1515 /******************************************************************************* 1516 * Armv8.4 Data Independent Timing Registers 1517 ******************************************************************************/ 1518 #define DIT S3_3_C4_C2_5 1519 #define DIT_BIT BIT(24) 1520 1521 /******************************************************************************* 1522 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 1523 ******************************************************************************/ 1524 #define SSBS S3_3_C4_C2_6 1525 1526 /******************************************************************************* 1527 * Armv8.5 - Memory Tagging Extension Registers 1528 ******************************************************************************/ 1529 #define TFSRE0_EL1 S3_0_C5_C6_1 1530 #define TFSR_EL1 S3_0_C5_C6_0 1531 #define RGSR_EL1 S3_0_C1_C0_5 1532 #define GCR_EL1 S3_0_C1_C0_6 1533 1534 #define GCR_EL1_RRND_BIT (UL(1) << 16) 1535 1536 /******************************************************************************* 1537 * Armv8.5 - Random Number Generator Registers 1538 ******************************************************************************/ 1539 #define RNDR S3_3_C2_C4_0 1540 #define RNDRRS S3_3_C2_C4_1 1541 1542 /******************************************************************************* 1543 * FEAT_HCX - Extended Hypervisor Configuration Register 1544 ******************************************************************************/ 1545 #define HCRX_EL2 S3_4_C1_C2_2 1546 #define HCRX_EL2_MSCEn_BIT (UL(1) << 11) 1547 #define HCRX_EL2_MCE2_BIT (UL(1) << 10) 1548 #define HCRX_EL2_CMOW_BIT (UL(1) << 9) 1549 #define HCRX_EL2_VFNMI_BIT (UL(1) << 8) 1550 #define HCRX_EL2_VINMI_BIT (UL(1) << 7) 1551 #define HCRX_EL2_TALLINT_BIT (UL(1) << 6) 1552 #define HCRX_EL2_SMPME_BIT (UL(1) << 5) 1553 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1554 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1555 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1556 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1557 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1558 #define HCRX_EL2_INIT_VAL ULL(0x0) 1559 1560 /******************************************************************************* 1561 * FEAT_FGT - Definitions for Fine-Grained Trap registers 1562 ******************************************************************************/ 1563 #define HFGITR_EL2_INIT_VAL ULL(0x180000000000000) 1564 #define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000) 1565 #define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000) 1566 1567 /******************************************************************************* 1568 * FEAT_TCR2 - Extended Translation Control Registers 1569 ******************************************************************************/ 1570 #define TCR2_EL1 S3_0_C2_C0_3 1571 #define TCR2_EL2 S3_4_C2_C0_3 1572 1573 /******************************************************************************* 1574 * Permission indirection and overlay Registers 1575 ******************************************************************************/ 1576 1577 #define PIRE0_EL1 S3_0_C10_C2_2 1578 #define PIRE0_EL2 S3_4_C10_C2_2 1579 #define PIR_EL1 S3_0_C10_C2_3 1580 #define PIR_EL2 S3_4_C10_C2_3 1581 #define POR_EL1 S3_0_C10_C2_4 1582 #define POR_EL2 S3_4_C10_C2_4 1583 #define S2PIR_EL2 S3_4_C10_C2_5 1584 #define S2POR_EL1 S3_0_C10_C2_5 1585 1586 /******************************************************************************* 1587 * FEAT_GCS - Guarded Control Stack Registers 1588 ******************************************************************************/ 1589 #define GCSCR_EL2 S3_4_C2_C5_0 1590 #define GCSPR_EL2 S3_4_C2_C5_1 1591 #define GCSCR_EL1 S3_0_C2_C5_0 1592 #define GCSCRE0_EL1 S3_0_C2_C5_2 1593 #define GCSPR_EL1 S3_0_C2_C5_1 1594 #define GCSPR_EL0 S3_3_C2_C5_1 1595 1596 #define GCSCR_EXLOCK_EN_BIT (UL(1) << 6) 1597 1598 /******************************************************************************* 1599 * FEAT_TRF - Trace Filter Control Registers 1600 ******************************************************************************/ 1601 #define TRFCR_EL2 S3_4_C1_C2_1 1602 #define TRFCR_EL1 S3_0_C1_C2_1 1603 1604 /******************************************************************************* 1605 * FEAT_THE - Translation Hardening Extension Registers 1606 ******************************************************************************/ 1607 #define RCWMASK_EL1 S3_0_C13_C0_6 1608 #define RCWSMASK_EL1 S3_0_C13_C0_3 1609 1610 /******************************************************************************* 1611 * FEAT_SCTLR2 - Extension to SCTLR_ELx Registers 1612 ******************************************************************************/ 1613 #define SCTLR2_EL3 S3_6_C1_C0_3 1614 #define SCTLR2_EL2 S3_4_C1_C0_3 1615 #define SCTLR2_EL1 S3_0_C1_C0_3 1616 1617 /******************************************************************************* 1618 * FEAT_BRBE - Branch Record Buffer Extension Registers 1619 ******************************************************************************/ 1620 #define BRBCR_EL2 S2_4_C9_C0_0 1621 1622 /******************************************************************************* 1623 * FEAT_LS64_ACCDATA - LoadStore64B with status data 1624 ******************************************************************************/ 1625 #define ACCDATA_EL1 S3_0_C13_C0_5 1626 1627 /******************************************************************************* 1628 * Definitions for DynamicIQ Shared Unit registers 1629 ******************************************************************************/ 1630 #define CLUSTERPWRDN_EL1 S3_0_C15_C3_6 1631 1632 /******************************************************************************* 1633 * FEAT_FPMR - Floating point Mode Register 1634 ******************************************************************************/ 1635 #define FPMR S3_3_C4_C4_2 1636 1637 /* CLUSTERPWRDN_EL1 register definitions */ 1638 #define DSU_CLUSTER_PWR_OFF 0 1639 #define DSU_CLUSTER_PWR_ON 1 1640 #define DSU_CLUSTER_PWR_MASK U(1) 1641 #define DSU_CLUSTER_MEM_RET BIT(1) 1642 1643 /* CLUSTERPMMDCR register definitions */ 1644 #define CLUSTERPMMDCR_SPME U(1) 1645 1646 /******************************************************************************* 1647 * Definitions for CPU Power/Performance Management registers 1648 ******************************************************************************/ 1649 1650 #define CPUPPMCR_EL3 S3_6_C15_C2_0 1651 #define CPUPPMCR_EL3_MPMMPINCTL_BIT BIT(0) 1652 1653 #define CPUMPMMCR_EL3 S3_6_C15_C2_1 1654 #define CPUMPMMCR_EL3_MPMM_EN_BIT BIT(0) 1655 1656 /* alternative system register encoding for the "sb" speculation barrier */ 1657 #define SYSREG_SB S0_3_C3_C0_7 1658 1659 #define CLUSTERPMCR_EL1 S3_0_C15_C5_0 1660 #define CLUSTERPMCNTENSET_EL1 S3_0_C15_C5_1 1661 #define CLUSTERPMCCNTR_EL1 S3_0_C15_C6_0 1662 #define CLUSTERPMOVSSET_EL1 S3_0_C15_C5_3 1663 #define CLUSTERPMOVSCLR_EL1 S3_0_C15_C5_4 1664 #define CLUSTERPMSELR_EL1 S3_0_C15_C5_5 1665 #define CLUSTERPMXEVTYPER_EL1 S3_0_C15_C6_1 1666 #define CLUSTERPMXEVCNTR_EL1 S3_0_C15_C6_2 1667 #define CLUSTERPMMDCR_EL3 S3_6_C15_C6_3 1668 1669 #define CLUSTERPMCR_E_BIT BIT(0) 1670 #define CLUSTERPMCR_N_SHIFT U(11) 1671 #define CLUSTERPMCR_N_MASK U(0x1f) 1672 1673 /******************************************************************************* 1674 * FEAT_MEC - Memory Encryption Contexts 1675 ******************************************************************************/ 1676 #define MECIDR_EL2 S3_4_C10_C8_7 1677 #define MECIDR_EL2_MECIDWidthm1_MASK U(0xf) 1678 #define MECIDR_EL2_MECIDWidthm1_SHIFT U(0) 1679 1680 /****************************************************************************** 1681 * FEAT_FGWTE3 - Fine Grained Write Trap 1682 ******************************************************************************/ 1683 #define FGWTE3_EL3 S3_6_C1_C1_5 1684 1685 /* FGWTE3_EL3 Defintions */ 1686 #define FGWTE3_EL3_VBAR_EL3_BIT (U(1) << 21) 1687 #define FGWTE3_EL3_TTBR0_EL3_BIT (U(1) << 20) 1688 #define FGWTE3_EL3_TPIDR_EL3_BIT (U(1) << 19) 1689 #define FGWTE3_EL3_TCR_EL3_BIT (U(1) << 18) 1690 #define FGWTE3_EL3_SPMROOTCR_EL3_BIT (U(1) << 17) 1691 #define FGWTE3_EL3_SCTLR2_EL3_BIT (U(1) << 16) 1692 #define FGWTE3_EL3_SCTLR_EL3_BIT (U(1) << 15) 1693 #define FGWTE3_EL3_PIR_EL3_BIT (U(1) << 14) 1694 #define FGWTE3_EL3_MECID_RL_A_EL3_BIT (U(1) << 12) 1695 #define FGWTE3_EL3_MAIR2_EL3_BIT (U(1) << 10) 1696 #define FGWTE3_EL3_MAIR_EL3_BIT (U(1) << 9) 1697 #define FGWTE3_EL3_GPTBR_EL3_BIT (U(1) << 8) 1698 #define FGWTE3_EL3_GPCCR_EL3_BIT (U(1) << 7) 1699 #define FGWTE3_EL3_GCSPR_EL3_BIT (U(1) << 6) 1700 #define FGWTE3_EL3_GCSCR_EL3_BIT (U(1) << 5) 1701 #define FGWTE3_EL3_AMAIR2_EL3_BIT (U(1) << 4) 1702 #define FGWTE3_EL3_AMAIR_EL3_BIT (U(1) << 3) 1703 #define FGWTE3_EL3_AFSR1_EL3_BIT (U(1) << 2) 1704 #define FGWTE3_EL3_AFSR0_EL3_BIT (U(1) << 1) 1705 #define FGWTE3_EL3_ACTLR_EL3_BIT (U(1) << 0) 1706 1707 #define FGWTE3_EL3_EARLY_INIT_VAL ( \ 1708 FGWTE3_EL3_VBAR_EL3_BIT | \ 1709 FGWTE3_EL3_TTBR0_EL3_BIT | \ 1710 FGWTE3_EL3_SPMROOTCR_EL3_BIT | \ 1711 FGWTE3_EL3_SCTLR2_EL3_BIT | \ 1712 FGWTE3_EL3_PIR_EL3_BIT | \ 1713 FGWTE3_EL3_MECID_RL_A_EL3_BIT | \ 1714 FGWTE3_EL3_MAIR2_EL3_BIT | \ 1715 FGWTE3_EL3_MAIR_EL3_BIT | \ 1716 FGWTE3_EL3_GPTBR_EL3_BIT | \ 1717 FGWTE3_EL3_GPCCR_EL3_BIT | \ 1718 FGWTE3_EL3_GCSPR_EL3_BIT | \ 1719 FGWTE3_EL3_GCSCR_EL3_BIT | \ 1720 FGWTE3_EL3_AMAIR2_EL3_BIT | \ 1721 FGWTE3_EL3_AMAIR_EL3_BIT | \ 1722 FGWTE3_EL3_AFSR1_EL3_BIT | \ 1723 FGWTE3_EL3_AFSR0_EL3_BIT) 1724 1725 #if HW_ASSISTED_COHERENCY 1726 #define FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT FGWTE3_EL3_SCTLR_EL3_BIT | 1727 #else 1728 #define FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT 1729 #endif 1730 1731 #if !(CRASH_REPORTING) 1732 #define FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT FGWTE3_EL3_TPIDR_EL3_BIT | 1733 #else 1734 #define FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT 1735 #endif 1736 1737 #define FGWTE3_EL3_LATE_INIT_VAL ( \ 1738 FGWTE3_EL3_EARLY_INIT_VAL | \ 1739 FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT \ 1740 FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT \ 1741 FGWTE3_EL3_TCR_EL3_BIT | \ 1742 FGWTE3_EL3_ACTLR_EL3_BIT) 1743 1744 #endif /* ARCH_H */ 1745